



Issue Date: Oct. 17, 2011

# **MR44V064A**

64k(8,192-Word × 8-Bit) FeRAM (Ferroelectric Random Access Memory)

#### **GENERAL DESCRIPTION**

The MR44V064A is a nonvolatile 8,192-word x 8-bit ferroelectric random access memory (FeRAM) developed in the ferroelectric process and silicon-gate CMOS technology. The MR44V064A is accessed using Two-wire Serial Interface (I2C BUS). Unlike SRAMs, this device, whose cells are nonvolatile, eliminates battery backup required to hold data. This device has no mechanisms of erasing and programming memory cells and blocks, such as those used for various EEPROMs. Therefore, the write cycle time can be equal to the read cycle time and the power consumption during a write can be reduced significantly.

The MR44V064A can be used in various applications, because the device is guaranteed for the write/read tolerance of  $10^{12}$  cycles per bit and the rewrite count can be extended significantly.

#### **FEATURES**

• 8,192-word × 8-bit configuration I2C BUS Interface

• A single 3.3 V typ (2.5V to 3.6V) power supply

• Operating frequency: 3.4MHz(Max) HS-mode 400KHz(Max) F/S-mode

Read/write tolerance
 Data retention
 10<sup>12</sup> cycles/bit
 10 years

• Guaranteed operating temperature range —40 to 85°C (Extended temperature version)

• Package options:

8-pin plastic SOP (P-SOP8-200-1.27-T2K)

# PIN CONFIGURATION

8-pin plastic SOP



# PIN DESCRIPTIONS

| Pin Name                          | Description                                                                                                                                                                                                          |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A0 – A2                           | Address ( input ) Address pin indicates device address. When Address value is match the device address code from SDA, the device will be selected. The address pins are pulled down internally.                      |
|                                   | Serial data input serial data output ( input / output )                                                                                                                                                              |
| SDA                               | SDA is a bi-directional line for I2C interface. The output driver is open-drain. A pull-up resistor is required.                                                                                                     |
|                                   | Serial Clock ( input )                                                                                                                                                                                               |
| SCL                               | Serial Clock is the clock input pin for setting for serial data timing. Inputs are latched on the rising edge and outputs occur on the falling edge.                                                                 |
|                                   | Write protect ( input )                                                                                                                                                                                              |
| WP                                | Write Protect pin controls write-operation to the memory. When WP is high, all address in the memory will be protected. When WP is low, all address in the memory will be written. WP pin is pulled down internally. |
| V <sub>CC</sub> , V <sub>SS</sub> | Power supply                                                                                                                                                                                                         |
| v (C), v SS                       | Apply the specified voltage to V <sub>CC</sub> . Connect V <sub>SS</sub> to ground.                                                                                                                                  |

MR44V064A

#### **I2C BUS**

The MR44V064A employs a bi-directional two-wire I2C BUS interface, works as a slave device.

An example of I2C interface system with MR44V064A



#### **I2C BUS COMUNICATION**

I2C BUS data communication starts by start condition input, and ends by stop condition input. Data is always 8bit long, acknowledge is always required after each byte. I2C BUS carries out data transmission with plural devices connected by 2 communication lines of serial data (SDA) and serial clock (SCL).



#### START CONDITION

Before executing each command, start condition (start bit) where SDA goes from "HIGH" down to "LOW" when SCL is "HIGH" is necessary. MR44V064A always detects whether SDA and SCL are in start condition (start bit) or not, therefore, unless this condition is satisfied, any command is executed.

#### STOP CONDITION

Each command can be ended by SDA rising from "LOW" to "HIGH" when stop condition ( stop bit ), namely,SCL is "HIGH".

#### ACKNOWLEDGE (ACK) SIGNAL

This acknowledge ( ACK ) signal is a software rule to show whether data transfer has been made normally or not. In master and slave, the device ( $\mu$ -COM at slave address input of write command, read command, and this IC at data output of read command) at the transmitter (sending) side releases the bus after output of 8bit data. The device (this IC at slave address input of write command, read command, and  $\mu$ -COM at data output of read

command) at the receiver (receiving) side sets SDA "LOW" during 9 clock cycles, and outputs acknowledge signal (ACK signal) showing that it has received the 8bit data.

This IC, after recognizing start condition and slave address (8bit), outputs acknowledge signal ( ACK signal) "LOW".

Each write action outputs acknowledge signal ( ACK signal ) "LOW", at receiving 8bit data ( word address and write data ).

Each read action outputs 8bit data ( read data ), and detects acknowledge signal ( ACK signal ) "LOW". When acknowledge signal ( ACK signal ) is detect, and stop condition is not sent from the master ( $\mu$ -COM) side, this IC continues data output. When acknowledge signal ( ACK signal ) is not detected, this IC stops data transfer, and recognizes stop condition ( stop bit ), and ends read action. And this IC gets in status.

#### **SLAVE ADDRESS**

Output slave address after start condition from master.

The significant 4 bits of slave address are used for recognizing a device type. The device code of this IC is fixed to "1010".

Next slave addresses (A2 A1 A0 ... device address) are for selecting devices, and plural ones can be used on a same bus according to the number of device addresses.

The most insignificant bit (R/W...READ/WRITE) of slave address is used for designating write or read action, and is as shown below.

Setting R/W to 0 write (setting 0 to word address setting of random read)
Setting R/W to 1 read



#### WRITE PROTECT

When WP terminal is set Vcc(H level), data rewrite of all addresses is prohibited. When it is set Vss(L level), data rewrite of all address is enabled. Be sure to connect this terminal to Vcc or Vss, or control it to H level or L level.

At extremely low voltage at power ON / OFF, by setting the WP terminal "H", mistake write can be prevented.

#### **COMMAND**

#### **BYTE WRITE CYCLE**

Arbitrary data is written to FeRAM. When to write only 1 byte, byte write is normally used. start condition slave address with LSB is 0 (write) 1st and 2nd word address byte of write data. stop condition



## PAGE WRITE CYCLE

When to write continuous data of 2 bytes or more, simultaneous write is possible by page write cycle. By page write cycle, up to 8,192 bytes data can be written. When data of the maximum bytes or higher is sent, data from the first byte is overwritten.



#### **CURRENT ADDRESS READ CYCLE**

Current read cycle is a command to read data of internal address register without designating address, and is used when to verify just after write cycle.



#### RANDOM READ CYCLE

Random read cycle is a command to read data by designating address.

```
start condition
slave address with LSB is 0 (write)
1<sup>st</sup> and 2<sup>nd</sup> word address
start condition
slave address with LSB is 1 (read)
read out byte of data.
ACK to "H"
stop condition
```



## SEQUENTIAL READ CYCLE

When ACK signal "L" after D0 is detected, and stop condition is not sent from master side, the next address data can be read in succession.



#### CURRENT ADDRESS READ CYCLE (HS-MODE)

The MR44V064A support a 3.4MHz high speed mode. When HS-mode operation is needed, the HS-mode command is required before any command. After the HS-mode command is issued, MR44V064A will be the HS-mode, until stop condition is issued.



# BYTE WRITE CYCLE (HS-MODE)



## **ELECTRICAL CHARACTERISTICS**

## ABSOLUTE MAXIMUM RATINGS

The application of stress (voltage, current, or temperature) that exceeds the absolute maximum rating may damage the device. Therefore, do not allow actual characteristics to exceed any one parameter ratings

## **PIN VOLTAGES**

| Parameter                          | Symbol                               | Ra   | Unit                  |       |
|------------------------------------|--------------------------------------|------|-----------------------|-------|
| Farameter                          | Symbol                               | Min. | Max.                  | Offic |
| Pin Voltage (Input Signal)         | V <sub>IN</sub>                      | -0.5 | V <sub>CC</sub> + 0.5 | V     |
| Pin Voltage (Input/Output Voltage) | V <sub>INQ</sub> , V <sub>OUTQ</sub> | -0.5 | V <sub>CC</sub> + 0.5 | V     |
| Power Supply Voltage               | V <sub>CC</sub>                      | -0.5 | 4.0                   | V     |

## TEMPERATURE RANGE

| Parameter                                             | Symbol | Rat         | ting | Unit  | Note |
|-------------------------------------------------------|--------|-------------|------|-------|------|
| Farameter                                             | Symbol | Min.        | Max. | Offic | Note |
| Storage Temperature<br>(Extended Temperature Version) | Tstg   | <b>–</b> 55 | 125  | °C    |      |
| Operating Temperature (Extended Temperature Version)  | Topr   | -40         | 85   | °C    |      |

## **OTHERS**

| Parameter                | Symbol           | Rating   | Unit    |
|--------------------------|------------------|----------|---------|
| Power Dissipation        | $P_{D}$          | 1,000mW  |         |
| Allowable Input Current  | I <sub>IN</sub>  | +/- 20mA | Ta=25°C |
| Allowable Output Current | l <sub>OUT</sub> | +/- 20mA | Ta=25°C |

# RECOMMENDED OPERATING CONDITIONS

# POWER SUPPLY VOLTAGE

[V]

| Parameter            | Symbol          | Min. | Тур. | Max. | Note |
|----------------------|-----------------|------|------|------|------|
| Power Supply Voltage | V <sub>CC</sub> | 2.5  | 3.3  | 3.6  |      |
| Ground Voltage       | V <sub>SS</sub> | 0    | 0    | 0    |      |

# DC INPUT VOLTAGE

[V]

| Parameter          | Symbol          | Min.                  | Max.                  | Note |
|--------------------|-----------------|-----------------------|-----------------------|------|
| Input High Voltage | V <sub>IH</sub> | V <sub>CC</sub> x 0.7 | V <sub>CC</sub> +0.3  |      |
| Input Low Voltage  | $V_{IL}$        | -0.3                  | V <sub>CC</sub> x 0.3 |      |

# DC CHARACTERISTICS

# DC INPUT/OUTPUT CHARACTERISTICS

| Parameter                 | Symbol          | Condition            | Min.       | Max. | Unit | Note |
|---------------------------|-----------------|----------------------|------------|------|------|------|
| Output Low Voltage        | V <sub>OL</sub> | I <sub>OL</sub> =2mA | 1          | 0.4  | V    |      |
| Input Leakage Current     | ILI             | _                    | <b>–10</b> | 10   | μΑ   |      |
| Output Leakage<br>Current | I <sub>LO</sub> |                      | -10        | 10   | μΑ   |      |

# POWER SUPPLY CURRENT

V<sub>CC</sub>=Max.to Min, Ta=Topr

| Parameter                              | Symbol | Condition                                                                     | Max.     | Unit     | Note |
|----------------------------------------|--------|-------------------------------------------------------------------------------|----------|----------|------|
| Power Supply Current (Standby)         | Iccs   | SCL,SDA= $V_{CC}$ ,<br>A2,A1,A0= $V_{CC}$ or $V_{SS}$                         | 400      | μΑ       |      |
| Power Supply<br>Current<br>(Operating) | ICCA   | V <sub>IN</sub> =0.3V or V <sub>CC</sub> =0.3V,<br>fSCL=3.4MHz<br>fSCL=400KHz | 1<br>600 | mA<br>uA |      |

MR44V064A

# **AC CHARACTERISTICS**

V<sub>CC</sub>=Max. to Min., Ta=Topr.

| Bereiter                               | 0                | F/S-ı | mode | HS-mode |      | l lmit | Note |
|----------------------------------------|------------------|-------|------|---------|------|--------|------|
| Parameter                              | Symbol           | Min.  | Max. | Min.    | Max. | Unit   | Note |
| Clock frequency                        | <sup>f</sup> SCL | D.C.  | 400  | DC      | 3400 | KHz    |      |
| Clock Low time                         | tLOW             | 1300  |      | 160     |      | ns     |      |
| Clock High time                        | tHIGH            | 600   |      | 60      |      | ns     |      |
| Output Data delay time                 | tAA              |       | 900  |         | 130  | ns     |      |
| BUS release time before transfer start | tBUF             | 1300  |      | 300     |      | ns     |      |
| Start condition hold time              | tHD:STA          | 600   |      | 160     |      | ns     |      |
| Start condition setup time             | tSU:STA          | 600   |      | 160     |      | ns     |      |
| Input data hold time                   | tHD:DAT          | 0     |      | 0       |      | ns     |      |
| Input data setup time                  | tSU:DAT          | 100   |      | 10      |      | ns     |      |
| SDA, SCL rise time                     | tR               |       | 300  |         | 80   | ns     | 1    |
| SDA, SCL fall time                     | tF               |       | 300  |         | 80   | ns     | 1    |
| Stop condition setup time              | tSU:STO          | 600   |      | 160     |      | ns     |      |
| Output data hold time                  | tDH              | 0     |      | 0       |      | ns     |      |
| Noise removal time (SDA, SCL)          | tSP              |       | 50   |         | 5    | ns     |      |

Note: 1. Not 100% tested

# Equivalent AC Load Circuit



# **TIMING**





## •POWER-ON AND POWER-OFF CHARACTERISTICS

(Under recommended operating conditions)

|                                   |                   | (Onde | recomment | ica operating | 5 conditions) |
|-----------------------------------|-------------------|-------|-----------|---------------|---------------|
| Parameter                         | Symbol            | Min.  | Max.      | Unit          | Note          |
| Power-On SCL,SDA High Hold Time   | t <sub>VHEL</sub> | 50    |           | μS            | 1, 2          |
| Power-Off SCL, SDA High Hold Time | t <sub>EHVL</sub> | 100   | _         | ns            | 1             |
| Power-On Interval Time            | t <sub>VLVH</sub> | 1     | _         | μS            | 2             |

#### Notes:

- 1. To prevent an erroneous operation, be sure to maintain SCL=SDA="H", and set the FeRAM in an inactive state (standby mode) before and after power-on and power-off.
- 2. Powering on at the intermediate voltage level will cause an erroneous operation; thus, be sure to power up from  $0\ V$ .
- 3. Enter all signals at the same time as power-on or enter all signals after power-on.



# READ/WRITE CYCLES AND DATA RETENTION

(Under recommended operating conditions)

|                  |                  | (Charling | mada operaning | ( Conditions) |
|------------------|------------------|-----------|----------------|---------------|
| Parameter        | Min.             | Max.      | Unit           | Note          |
| Read/Write Cycle | 10 <sup>12</sup> | _         | Cycle          |               |
| Data Retention   | 10               | _         | Year           |               |

## **CAPACITANCE**

| Signal                   | Symbol          | Min. | Max. | Unit | Note |
|--------------------------|-----------------|------|------|------|------|
| Input Capacitance        | C <sub>IN</sub> | _    | 10   | pF   | 1    |
| Input/Output Capacitance | Соит            | _    | 10   | pF   | 1    |

Note:

Sampling value. Measurement conditions are  $V_{\text{IN}} = V_{\text{OUT}} = \text{GND}$ , f = 1 MHz, and  $Ta = 25 ^{\circ}\text{C}$ 

# **REVISION HISTORY**

| Document No.   | Date          | Page                |                    |                                                         |
|----------------|---------------|---------------------|--------------------|---------------------------------------------------------|
|                |               | Previous<br>Edition | Current<br>Edition | Description                                             |
| PEDR44V064A-01 | Sep. 14, 2010 | _                   | _                  | Preliminary edition 1                                   |
| PEDR44V064A-02 | Mar. 04, 2011 | 1,7                 | 1,7                | temperature version $\Rightarrow$ Extended version      |
| PEDR44V064A-03 | Sep. 05, 2011 | 12                  | 12                 | Input signal state in power-on                          |
| PEDR44V064A-04 | Oct. 05, 2011 | 1-15                | 1-15               | Changed corporate name and logo to LAPIS Semiconductor. |
| PEDR44V064A-05 | Oct. 17, 2011 | 1                   | 1                  | Delete Preliminary                                      |

#### **NOTES**

No copying or reproduction of this document, in part or in whole, is permitted without the consent of LAPIS Semiconductor Co., Ltd.

The content specified herein is subject to change for improvement without notice.

The content specified herein is for the purpose of introducing LAPIS Semiconductor's products (hereinafter "Products"). If you wish to use any such Product, please be sure to refer to the specifications, which can be obtained from LAPIS Semiconductor upon request.

Examples of application circuits, circuit constants and any other information contained herein illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production.

Great care was taken in ensuring the accuracy of the information specified in this document. However, should you incur any damage arising from any inaccuracy or misprint of such information, LAPIS Semiconductor shall bear no responsibility for such damage.

The technical information specified herein is intended only to show the typical functions of and examples of application circuits for the Products. LAPIS Semiconductor does not grant you, explicitly or implicitly, any license to use or exercise intellectual property or other rights held by LAPIS Semiconductor and other parties. LAPIS Semiconductor shall bear no responsibility whatsoever for any dispute arising from the use of such technical information.

The Products specified in this document are intended to be used with general-use electronic equipment or devices (such as audio visual equipment, office-automation equipment, communication devices, electronic appliances and amusement devices).

The Products specified in this document are not designed to be radiation tolerant.

While LAPIS Semiconductor always makes efforts to enhance the quality and reliability of its Products, a Product may fail or malfunction for a variety of reasons.

Please be sure to implement in your equipment using the Products safety measures to guard against the possibility of physical injury, fire or any other damage caused in the event of the failure of any Product, such as derating, redundancy, fire control and fail-safe designs. LAPIS Semiconductor shall bear no responsibility whatsoever for your use of any Product outside of the prescribed scope or not in accordance with the instruction manual.

The Products are not designed or manufactured to be used with any equipment, device or system which requires an extremely high level of reliability the failure or malfunction of which may result in a direct threat to human life or create a risk of human injury (such as a medical instrument, transportation equipment, aerospace machinery, nuclear-reactor controller, fuel-controller or other safety device). LAPIS Semiconductor shall bear no responsibility in any way for use of any of the Products for the above special purposes. If a Product is intended to be used for any such special purpose, please contact a ROHM sales representative before purchasing. If you intend to export or ship overseas any Product or technology specified herein that may be controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to obtain a license or permit under the Law.

Copyright 2011 LAPIS Semiconductor Co., Ltd.