## AM26LS30

## DUAL DIFFERENTIAL/ QUAD SINGLE-ENDED LINE DRIVERS

SEMICONDUCTOR TECHNICAL DATA


ORDERING INFORMATION

| Device | Operating Temperature Range | Package |
| :---: | :---: | :---: |
| AM26LS30PC | $\mathrm{T}_{\mathrm{A}}=-40^{\circ}$ to $+85^{\circ} \mathrm{C}$ | Plastic DIP |
| MC26LS30D |  | SO-16 |
| AM26LS30FN |  | PLCC-20 |

MAXIMUM OPERATING CONDITIONS (Pin numbers refer to DIP and SO-16
packages only.)

| Rating | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Power Supply Voltage | $\mathrm{V}_{\mathrm{CC}}$ | $-0.5,+7.0$ | Vdc |
|  | $\mathrm{V}_{\mathrm{EE}}$ | $-7.0,+0.5$ |  |
| Input Voltage (All Inputs) | $\mathrm{V}_{\mathrm{in}}$ | $-0.5,+20$ | Vdc |
| Applied Output Voltage when in High Impedance Mode <br> (VCC $=5.0 \mathrm{~V}$, Pin 4 = Logic 0, Pins 3, 6 = Logic 1) <br> Output Voltage with $\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}$ | $\mathrm{~V}_{\mathrm{za}}$ | $\pm 15$ | Vdc |
| Output Current | $\mathrm{V}_{\mathrm{zb}}$ | $\pm 15$ |  |
| Junction Temperature | $\mathrm{I}_{\mathrm{O}}$ | Self limiting | - |

Devices should not be operated at these limits. The "Recommended Operating Conditions" table provides conditions for actual device operation.

## RECOMMENDED OPERATING CONDITIONS

| Rating | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Power Supply Voltage (Differential Mode) | $\mathrm{V}_{\mathrm{CC}}$ | +4.75 | 5.0 | +5.25 | Vdc |
|  | $\mathrm{V}_{\mathrm{EE}}$ | -0.5 | 0 | +0.3 |  |
| Power Supply Voltage (Single-Ended Mode) | $\mathrm{V}_{\mathrm{CC}}$ | +4.75 | +5.0 | +5.25 |  |
|  | $\mathrm{~V}_{\mathrm{EE}}$ | -5.25 | -5.0 | -4.75 |  |
| Input Voltage (All Inputs) | $\mathrm{V}_{\mathrm{in}}$ | 0 | - | +15 | Vdc |
| Applied Output Voltage (when in High Impedance Mode) | $\mathrm{V}_{\mathrm{za}}$ | -10 | - | +10 |  |
| Applied Output Voltage, $\mathrm{V}_{\mathrm{CC}}=0$ | $\mathrm{~V}_{\mathrm{zb}}$ | -10 | - | +10 |  |
| Output Current | $\mathrm{I}_{\mathrm{O}}$ | -65 | - | +65 | mA |
| Operating Ambient Temperature (See text) | $\mathrm{T}_{\mathrm{A}}$ | -40 | - | +85 | ${ }^{\circ} \mathrm{C}$ |

All limits are not necessarily functional concurrently.
ELECTRICAL CHARACTERISTICS (EIA-422-A differential mode, Pin $4 \leqslant 0.8 \mathrm{~V},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<85^{\circ} \mathrm{C}, 4.75 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{CC}} \leqslant 5.25 \mathrm{~V}$, $\mathrm{V}_{\mathrm{EE}}=\mathrm{Gnd}$, unless otherwise noted. Pin numbers refer to DIP and SO-16 packages only.)

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage (see Figure 1) <br> Differential, $\mathrm{R}_{\mathrm{L}}=\infty, \mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$ <br> Differential, $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{~V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ <br> Change in Differential Voltage, $\mathrm{R}_{\mathrm{L}}=100 \Omega$ (Note 4) <br> Offset Voltage, $\mathrm{R}_{\mathrm{L}}=100 \Omega$ <br> Change in Offset Voltage*, $\mathrm{R}_{\mathrm{L}}=100 \Omega$ | $\left\|\mathrm{V}_{\mathrm{OD} 1}\right\|$ <br> $\left\|\mathrm{V}_{\mathrm{OD} 2}\right\|$ <br> $\left\|\mathrm{V}_{\mathrm{VOD}}\right\|$ <br> VOS <br> $\left\|\Delta V_{\mathrm{OS}}\right\|$ | $2.0$ | $\begin{gathered} 4.2 \\ 2.6 \\ 10 \\ 2.5 \\ 10 \\ \hline \end{gathered}$ | $\begin{gathered} 6.0 \\ - \\ 400 \\ 3.0 \\ 400 \end{gathered}$ | Vdc Vdc mVdc Vdc mVdc |
| Output Current (each output) <br> Power Off Leakage, $\mathrm{V}_{\mathrm{CC}}=0,-10 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{O}} \leqslant+10 \mathrm{~V}$ <br> High Impedance Mode, $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V},-10 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{O}} \leqslant+10 \mathrm{~V}$ Short Circuit Current (Note 2) <br> High Output Shorted to Pin $5\left(\mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$ <br> High Output Shorted to Pin $5\left(-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}\right)$ <br> Low Output Shorted to $+6.0 \mathrm{~V}\left(\mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$ <br> Low Output Shorted to $+6.0 \mathrm{~V}\left(-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}\right)$ | $\begin{aligned} & \text { loLK } \\ & \text { loz } \\ & \text { Isc- } \\ & \text { ISC- } \\ & \text { ISC+ } \\ & \text { ISC+ } \\ & \hline \end{aligned}$ | $\begin{gathered} -100 \\ -100 \\ \\ -150 \\ -150 \\ 60 \\ 50 \end{gathered}$ | $\begin{gathered} 0 \\ 0 \\ \\ -95 \\ - \\ 75 \end{gathered}$ | $\begin{array}{r} +100 \\ +100 \\ \\ -60 \\ -50 \\ 150 \\ 150 \end{array}$ | $\mu \mathrm{A}$ <br> mA |
| Inputs <br> Low Level Voltage <br> High Level Voltage <br> Current @ $\mathrm{V}_{\text {in }}=2.4 \mathrm{~V}$ <br> Current @ Vin $=15 \mathrm{~V}$ <br> Current @ $\mathrm{V}_{\text {in }}=0.4 \mathrm{~V}$ <br> Current, $0 \leqslant \mathrm{~V}_{\text {in }} \leqslant 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=0$ <br> Clamp Voltage ( $\mathrm{lin}_{\mathrm{n}}=-12 \mathrm{~mA}$ ) | $\begin{aligned} & \mathrm{V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{IH}} \\ & I_{\mathrm{IH}} \\ & \mathrm{I}_{\mathrm{HH}} \\ & I_{\mathrm{IL}} \\ & I_{\mathrm{IX}} \\ & \mathrm{~V}_{\mathrm{IK}} \end{aligned}$ | $\begin{gathered} - \\ 2.0 \\ - \\ - \\ -200 \\ - \\ -1.5 \end{gathered}$ | $\begin{gathered} - \\ 0 \\ 0 \\ -8.0 \\ 0 \end{gathered}$ | 0.8 - 40 100 | Vdc <br> Vdc <br> $\mu \mathrm{A}$ <br> Vdc |
| Power Supply Current ( $\mathrm{V}_{\mathrm{CC}}=+5.25 \mathrm{~V}$, Outputs Open) $\left(0 \leqslant\right.$ Enable $\left.\leqslant \mathrm{V}_{\mathrm{CC}}\right)$ | ICC | - | 16 | 30 | mA |

NOTES: 1. All voltages measured with respect to Pin 5.
2. Only one output shorted at a time, for not more than 1 second.
3. Typical values established at $+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-5.0 \mathrm{~V}$.
4. $\mathrm{V}_{\text {in }}$ switched from 0.8 to 2.0 V .
5. Imbalance is the difference between $\left|\mathrm{V}_{\mathrm{O} 2}\right|$ with $\mathrm{V}_{\text {in }}<0.8 \mathrm{~V}$ and $\left|\mathrm{V}_{\mathrm{O} 2}\right|$ with $\mathrm{V}_{\mathrm{in}}>2.0 \mathrm{~V}$.

TIMING CHARACTERISTICS (EIA-422-A differential mode, Pin $4 \leqslant 0.8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=\mathrm{Gnd}$, (Notes 1 and 3 ) unless otherwise noted.)

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Differential Output Rise Time (Figure 3) | $\mathrm{t}_{\mathrm{r}}$ | - | 70 | 200 | ns |
| Differential Output Fall Time (Figure 3) | $\mathrm{tf}_{\mathrm{f}}$ | - | 70 | 200 | ns |
| Propagation Delay Time - Input to Differential Output |  |  |  |  | ns |
| Input Low to High (Figure 3) | tPDH | - | 90 | 200 |  |
| Input High to Low (Figure 3) | tPDL | - | 90 | 200 |  |
| Skew Timing (Figure 3) |  |  |  |  | ns |
| ItpDH to tpDL for Each Driver | tSK1 | - | 9.0 | - |  |
| Max to Min tpDH Within a Package | tSK2 | - | 2.0 | - |  |
| Max to Min tPDL Within a Package | tSK3 | - | 2.0 | - |  |
| Enable Timing (Figure 4) |  |  |  |  | ns |
| Enable to Active High Differential Output | tPZH | - | 150 | 300 |  |
| Enable to Active Low Differential Output | tPZL | - | 190 | 350 |  |
| Enable to 3-State Output From Active High | tPHZ | - | 80 | 350 |  |
| Enable to 3-State Output From Active Low | tPLZ | - | 110 | 300 |  |

ELECTRICAL CHARACTERISTICS (EIA-423-A single-ended mode, Pin $4 \geqslant 2.0 \mathrm{~V},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<85^{\circ} \mathrm{C}, 4.75 \mathrm{~V} \leqslant\left|\mathrm{~V}_{\mathrm{CC}}\right|$,
$\left|\mathrm{V}_{\mathrm{EE}}\right| \leqslant 5.25 \mathrm{~V}$, (Notes 1 and 3 ) unless otherwise noted).

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage ( $\mathrm{V}_{\mathrm{CC}}=\left\|\mathrm{V}_{\mathrm{EE}}\right\|=4.75 \mathrm{~V}$ ) <br> Single-Ended Voltage, $\mathrm{R}_{\mathrm{L}}=\infty$ (Figure 2) <br> Single-Ended Voltage, $\mathrm{R}_{\mathrm{L}}=450 \Omega$, (Figure 2) <br> Voltage Imbalance (Note 5), RL = $450 \Omega$ | $\left\|V_{01}\right\|$ $\left\|\mathrm{V}_{\mathrm{O} 2}\right\|$ $\left\|\Delta \mathrm{V}_{\mathrm{O} 2}\right\|$ | $\begin{aligned} & 4.0 \\ & 3.6 \end{aligned}$ | $\begin{gathered} 4.2 \\ 3.95 \\ 0.05 \end{gathered}$ | $\begin{aligned} & 6.0 \\ & 6.0 \\ & 0.4 \end{aligned}$ | Vdc |
| Slew Control Current (Pins 16, 13, 12, 9) | ISLEW | - | $\pm 120$ | - | $\mu \mathrm{A}$ |
| Output Current (Each Output) <br> Power Off Leakage, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{EE}}=0,-6.0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{O}} \leqslant+6.0 \mathrm{~V}$ Short Circuit Current (Output Short to Ground, Note 2) $\begin{aligned} & \mathrm{V}_{\text {in }} \leqslant 0.8 \mathrm{~V}\left(\mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right) \\ & \mathrm{V}_{\text {in }} \leqslant 0.8 \mathrm{~V}\left(-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}\right) \\ & \mathrm{V}_{\text {in }} \geq 2.0 \mathrm{~V}\left(\mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right) \\ & \mathrm{V}_{\text {in }} \geq 2.0 \mathrm{~V}\left(-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}\right) \end{aligned}$ | $\begin{aligned} & \text { IOLK } \\ & \text { ISC+ } \\ & \text { ISC+ } \\ & \text { ISC- } \\ & \text { ISC- } \end{aligned}$ | $\begin{gathered} -100 \\ 60 \\ 50 \\ -150 \\ -150 \end{gathered}$ | $\begin{gathered} 0 \\ 80 \\ - \\ -99 \end{gathered}$ | $\begin{array}{r} +100 \\ 150 \\ 150 \\ -60 \\ -50 \end{array}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{~mA} \end{aligned}$ |
| Inputs <br> Low Level Voltage <br> High Level Voltage <br> Current @ $\mathrm{V}_{\text {in }}=2.4 \mathrm{~V}$ <br> Current @ $\mathrm{V}_{\mathrm{in}}=15 \mathrm{~V}$ <br> Current @ $\mathrm{V}_{\text {in }}=0.4 \mathrm{~V}$ <br> Current, $0 \leqslant \mathrm{~V}_{\text {in }} \leqslant 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=0$ <br> Clamp Voltage ( $\mathrm{l}_{\mathrm{in}}=-12 \mathrm{~mA}$ ) | $\begin{aligned} & \mathrm{V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{IH}} \\ & I_{\mathrm{IH}} \\ & \mathrm{I}_{\mathrm{IH}} \\ & I_{\mathrm{IL}} \\ & I_{\mathrm{IX}} \\ & \mathrm{~V}_{\mathrm{IK}} \\ & \hline \end{aligned}$ | $\begin{gathered} 2.0 \\ - \\ - \\ -200 \\ - \\ -1.5 \end{gathered}$ | $\begin{gathered} 0 \\ 0 \\ -8.0 \\ 0 \end{gathered}$ | 0.8 - 40 100 | Vdc <br> Vdc <br> $\mu \mathrm{A}$ <br> Vdc |
| Power Supply Current (Outputs Open) $\mathrm{V}_{\mathrm{CC}}=+5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-5.25 \mathrm{~V}, \mathrm{~V}_{\text {in }}=0.4 \mathrm{~V}$ | $\begin{aligned} & \text { ICC } \\ & \text { IEE } \end{aligned}$ |  | $\begin{gathered} 17 \\ -8.0 \end{gathered}$ | 30 | mA |

TIMING CHARACTERISTICS (EIA-423-A single-ended mode, Pin $4 \geqslant 2.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-5.0 \mathrm{~V}$, (Notes 1 and 3 ) unless otherwise noted.)

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output Timing (Figure 5) |  |  |  |  |  |
| Output Rise Time, $\mathrm{C}_{\mathrm{C}}=0$ | $\mathrm{tr}_{r}$ | - | 65 | 300 | ns |
| Output Fall Time, $\mathrm{C}_{\mathrm{C}}=0$ | ${ }_{\text {f }}$ | - | 65 | 300 |  |
| Output Rise Time, $\mathrm{C}_{\mathrm{C}}=50 \mathrm{pF}$ | $\mathrm{tr}_{r}$ | - | 3.0 | - | $\mu \mathrm{s}$ |
| Output Fall Time, $\mathrm{C}_{\mathrm{C}}=50 \mathrm{pF}$ | $t_{f}$ | - | 3.0 | - |  |
| Rise Time Coefficient (Figure 16) | $\mathrm{C}_{\text {rt }}$ | - | 0.06 | - | $\mu \mathrm{s} / \mathrm{pF}$ |
| Propagation Delay Time, Input to Single Ended Output (Figure 5) |  |  |  |  | ns |
| Input Low to High, $\mathrm{C}_{\mathrm{C}}=0$ | tPDH | - | 100 | 300 |  |
| Input High to Low, $\mathrm{C}_{\mathrm{C}}=0$ | tpDL | - | 100 | 300 |  |
| Skew Timing, $\mathrm{C}_{\mathrm{C}}=0$ (Figure 5) |  |  |  |  | ns |
| $\mid{ }_{\text {tPDH }}$ to tPDL ${ }^{\text {l }}$ for Each Driver | tSK4 | - | 15 | - |  |
| Max to Min tPDH Within a Package | tSK5 | - | 2.0 | - |  |
| Max to Min tpDL Within a Package | tSK6 | - | 5.0 | - |  |

Table 1

| Operation | $\mathrm{V}_{\mathrm{Cc}}$ | VEE | Inputs |  |  |  |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Mode | A | B | C | D | A | B | C | D |
| Differential <br> (EIA-422-A) | +5.0 | Gnd | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & X \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 1 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 1 \\ & 0 \\ & 1 \\ & x \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & z \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & \hline 1 \\ & 0 \\ & Z \\ & 0 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 1 \\ & 0 \\ & 0 \\ & 1 \\ & 0 \\ & \text { Z } \end{aligned}$ | 0 1 1 0 1 Z |
| Single-Ended (EIA-423-A) | +5.0 | -5.0 | $\begin{aligned} & \hline 1 \\ & 1 \\ & 1 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 0 \\ & 1 \end{aligned}$ | 0 1 0 0 0 | $\begin{aligned} & \hline 0 \\ & 0 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 1 \\ & 0 \end{aligned}$ | 0 0 0 0 1 |
| X | 0 | X | X | X | X | X | X | Z | Z | Z | Z |

X = Don't Care
Z = High Impedance (Off)

Figure 1. Differential Output Test


Figure 2. Single-Ended Output Test


Figure 3. Differential Mode Rise/Fall Time and Data Propagation Delay


NOTES: 1. S.G. set to: $\mathrm{f} \leqslant 1.0 \mathrm{MHz}$; duty cycle $=50 \%$; $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}, \leqslant 10 \mathrm{~ns}$.
2. $\mathrm{tSK}_{\mathrm{S}}=\mid \mathrm{t}_{\mathrm{PDH}}{ }^{-\mathrm{tPDLD} \mid}$ for each driver.
3. tSK2 computed by subtracting the shortest tPDH from the longest tPDH of the 2 drivers within a package.
4. ISK3 computed by subtracting the shortest tPDL from the longest tPDL of the 2 drivers within a package.

## AM26LS30

Figure 4. Differential Mode Enable Timing


NOTES: 1. S.G. set to: $\mathrm{f} \leqslant 1.0 \mathrm{MHz}$; duty cycle $=50 \%$; $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}, \leqslant 10 \mathrm{~ns}$.
2. Above tests conducted by monitoring output current levels.

Figure 5. Single-Ended Mode Rise/Fall Time and Data Propagation Delay


NOTES: 1. S.G. set to: $\mathrm{f} \leqslant 100 \mathrm{kHz}$; duty cycle $=50 \%$; $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}, \leqslant 10 \mathrm{~ns}$.
2. $\mathrm{tSK}_{4}=\left|\mathrm{t}_{\text {PDH }}{ }^{-\mathrm{t}_{\text {PDL }}}\right|$ for each driver.
3. tSK5 computed by subtracting the shortest tPDH from the longest tPDH of the 4 drivers within a package.
4. ISK6 computed by subtracting the shortest tPDL from the longest tPDL of the 4 drivers within a package.

Figure 6. Differential Output Voltage versus Load Current $10 V_{O D}$

Figure 8. Short Circuit Current versus Output Voltage


Figure 10. Output Voltage versus Output Source Current


Figure 7. Internal Bias Current versus Load Current


Figure 9. Input Current versus Input Voltage
(Pin numbers refer to DIP and SO-16 packages only.)


Figure 11. Output Voltage versus Output Sink Current


Figure 12. Internal Positive Bias Current versus Load Current


Figure 14. Short Circuit Current versus Output Voltage


Figure 13. Internal Negative Bias Current versus Load Current


Figure 15. Short Circuit Current versus Temperature


Figure 16. Rise/Fall Time versus Capacitance


## AM26LS30 <br> APPLICATIONS INFORMATION

(Pin numbers refer to DIP and SO-16 packages only.)

## Description

The AM26LS30 is a dual function line driver - it can be configured as two differential output drivers which comply with EIA-422-A Standard, or as four single-ended drivers which comply with EIA-423-A Standard. The mode of operation is selected with the Mode pin (Pin 4) and appropriate power supplies (see Table 1). Each of the four outputs is capable of sourcing and sinking 60 to 70 mA while providing sufficient voltage to ensure proper data transmission.

As differential drivers, data rates to 10 Mbaud can be transmitted over a twisted pair for a distance determined by the cable characteristics. EIA-422-A Standard provides guidelines for cable length versus data rate. The advantage of a differential (balanced) system over a single-ended system is greater noise immunity, common mode rejection, and higher data rates.

Where extraneous noise sources are not a problem, the AM26LS30 may be configured as four single-ended drivers transmitting data rates to 100 Kbaud. Crosstalk among wires within a cable is controlled by the use of the slew rate control pins on the AM26LS30.

## Mode Selection

(Differential Mode)
In this mode (Pins 4 and 8 at ground), only a +5.0 V supply $\pm 5 \%$ is required at $V_{C C}$. Pins 2 and 7 are the driver inputs, while Pins 10, 11, 14 and 15 are the outputs (see Block Diagram on page 1). The two outputs of a driver are always complementary and the differential voltage available at each pair of outputs is shown in Figure 6 for $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$. The differential output voltage will vary directly with $\mathrm{V}_{\mathrm{CC}}$. A "high" output can only source current, while a "low" output can only sink current (except for short circuit current - see Figure 8).

The two outputs will be in a high impedance mode when the respective Enable input (Pin 3 or 6 ) is high, or if $\mathrm{V}_{\mathrm{CC}} \leqslant$ 1.1 V . Output leakage current over a common mode range of $\pm 10 \mathrm{~V}$ is typically less than $1.0 \mu \mathrm{~A}$.

The outputs have short circuit current limiting, typically, less than 100 mA over a voltage range of 0 to +6.0 V (see Figure 8). Short circuits should not be allowed to last indefinitely as the IC may be damaged.

Pins $9,12,13$ and 16 are not normally used when in this mode, and should be left open.

## (Single-Ended Mode)

In this mode (Pin $4 \geq 2.0 \mathrm{~V}$ ) $\mathrm{V}_{\mathrm{CC}}$ requires +5.0 V , and $\mathrm{V}_{\text {EE }}$ requires -5.0 V , both $\pm 5.0 \%$. Pins $2,3,6$, and 7 are inputs for the four drivers, and Pins 15, 14, 11, and 10 (respectively) are the outputs. The four drivers are independent of each other, and each output will be at a positive or a negative voltage depending on its input state, the load current, and the supply voltage. Figures $10 \& 11$ indicate the high and low output voltages for $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$, and $\mathrm{V}_{\mathrm{EE}}=-5.0 \mathrm{~V}$. The graph of Figure 10 will vary directly with $\mathrm{V}_{\mathrm{CC}}$, and the graph of

Figure 11 will vary directly with $\mathrm{V}_{\mathrm{EE}}$. A "high" output can only source current, while a "low" output can only sink current (except short circuit current - see Figure 14).

The outputs will be in a high impedance mode only if $\mathrm{V}_{\mathrm{CC}} \leqslant 1.1 \mathrm{~V}$. Changing $\mathrm{V}_{\mathrm{EE}}$ to 0 V does not set the outputs to a high impedance mode. Leakage current over a common mode range of $\pm 10 \mathrm{~V}$ is typically less than $1.0 \mu \mathrm{~A}$.

The outputs have short circuit current limiting, typically less than 100 mA over a voltage range of $\pm 6.0 \mathrm{~V}$ (see Figure 14). Short circuits should not be allowed to last indefinitely as the IC may be damaged.

Capacitors connected between Pins 9, 12, 13, and 16 and their respective outputs will provide slew rate limiting of the output transition. Figure 16 indicates the required capacitor value to obtain a desired rise or fall time (measured between the $10 \%$ and $90 \%$ points). The positive and negative transition times will be within $\approx \pm 5 \%$ of each other. Each output may be set to a different slew rate if desired.

## Inputs

The five inputs determine the state of the outputs in accordance with Table 1. All inputs (regardless of the operating mode) have a nominal threshold of +1.3 V , and their voltage must be kept within a range of 0 V to +15 V for proper operation. If an input is taken more than 0.3 V below ground, excessive currents will flow, and the proper operation of the drivers will be affected. An open pin is equivalent to a logic high, but good design practices dictate that inputs should never be left open. Unused inputs should be connected to ground. The characteristics of the inputs are shown in Figure 9.

## Power Supplies

$\mathrm{V}_{\mathrm{CC}}$ requires $+5.0 \mathrm{~V}, \pm 5 \%$, regardless of the mode of operation. The supply current is determined by the IC's internal bias requirements and the total load current. The internally required current is a function of the load current and is shown in Figure 7 for the differential mode.

In the single-ended mode, $\mathrm{V}_{\mathrm{EE}}$ must be $-5.0 \mathrm{~V}, \pm 5 \%$ in order to comply with EIA-423-A standards. Figures 12 and 13 indicate the internally required bias currents as a function of total load current (the sum of the four output loads). The discontinuity at 0 load current exists due to a change in bias current when the inputs are switched. The supply currents vary $\approx \pm 2.0 \mathrm{~mA}$ as $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{EE}}$ are varied from $|4.75 \mathrm{~V}|$ to $|5.25 \mathrm{~V}|$.

Sequencing of the supplies during power-up/power-down is not required.

Bypass capacitors ( $0.1 \mu \mathrm{~F}$ minimum on each supply pin) are recommended to ensure proper operation. Capacitors reduce noise induced onto the supply lines by the switching action of the drivers, particularly where long P.C. board tracks are involved. Additionally, the capacitors help absorb transients induced onto the drivers' outputs from the external cable (from ESD, motor noise, nearby computers, etc.).

## Operating Temperature Range

The maximum ambient operating temperature, listed as $+85^{\circ} \mathrm{C}$, is actually a function of the system use (i.e., specifically how many drivers within a package are used) and at what current levels they are operating. The maximum power which may be dissipated within the package is determined by:

$$
P_{D \max }=\frac{{ }^{\top} J_{\max }-T_{A}}{R_{\theta J A}}
$$

where $R_{\theta J A}=$ package thermal resistance which is typically: $67^{\circ} \mathrm{C} / \mathrm{W}$ for the DIP (PC) package,
$120^{\circ} \mathrm{C} / \mathrm{W}$ for the SOIC (D) package,
$\mathrm{T}_{\mathrm{Jmax}}=\max$. allowable junction temperature $\left(150^{\circ} \mathrm{C}\right)$
$\mathrm{T}_{\mathrm{A}}=$ ambient air temperature near the IC package.

1) Differential Mode Power Dissipation

For the differential mode, the power dissipated within the package is calculated from:
$\mathrm{P}_{\mathrm{D}}=\left[\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{OD}}\right) \times \mathrm{I}_{\mathrm{O}}\right]($ each driver $)+\left(\mathrm{V}_{\mathrm{CC}} \times \mathrm{I}_{\mathrm{B}}\right)$
where: $V_{C C}=$ the supply voltage
$\mathrm{V}_{\mathrm{OD}}=$ is taken from Figure 6 for the known
value of $\mathrm{l}_{\mathrm{O}}$
$I_{B}=$ the internal bias current (Figure 7)
As indicated in the equation, the first term (in brackets) must be calculated and summed for each of the two drivers, while the last term is common to the entire package. Note that the term $\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{OD}}\right)$ is constant for a given value of $\mathrm{I}_{\mathrm{O}}$ and does not vary with $\mathrm{V}_{\mathrm{CC}}$. For an application involving the following conditions:
$\mathrm{T}_{\mathrm{A}}=+85^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{O}}=-60 \mathrm{~mA}$ (each driver), $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$, the suitability of the package types is calculated as follows.

The power dissipated is:
$\mathrm{P}_{\mathrm{D}}=[3.0 \mathrm{~V} \times 60 \mathrm{~mA} \times 2]+(5.25 \mathrm{~V} \times 18 \mathrm{~mA})$
$P D=454 \mathrm{~mW}$

The junction temperature calculates to:
$\mathrm{T} J=85^{\circ} \mathrm{C}+\left(0.454 \mathrm{~W} \times 67^{\circ} \mathrm{C} / \mathrm{W}\right)=115^{\circ} \mathrm{C}$ for the DIP package,
$\mathrm{TJ}=85^{\circ} \mathrm{C}+\left(0.454 \mathrm{~W} \times 120^{\circ} \mathrm{C} / \mathrm{W}\right)=139^{\circ} \mathrm{C}$ for the SOIC package.
Since the maximum allowable junction temperature is not exceeded in any of the above cases, either package can be used in this application.

## 2) Single-Ended Mode Power Dissipation

For the single-ended mode, the power dissipated within the package is calculated from:

$$
\begin{aligned}
& \mathrm{PD}=\left(\mathrm{I}_{\mathrm{B}}+\times \mathrm{V}_{\mathrm{CC}}\right)+\left(\mathrm{I}_{\mathrm{B}}-\times \mathrm{V}_{\mathrm{EE}}\right)+ \\
& {\left[\left(\mathrm{I}_{\mathrm{O}} \times\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{OH}}\right)\right](\text { each driver })\right.}
\end{aligned}
$$

The above equation assumes lo has the same magnitude for both output states, and makes use of the fact that the absolute value of the graphs of Figures 10 and 11 are nearly identical. $\mathrm{I}_{\mathrm{B}}+$ and $\mathrm{I}_{\mathrm{B}}$ - are obtained from the right half of Figures 12 and 13, and ( $\left.\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{OH}}\right)$ can be obtained from Figure 10. Note that the term $\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{OH}}\right)$ is constant for a given value of $\mathrm{I}_{\mathrm{O}}$ and does not vary with $\mathrm{V}_{\mathrm{CC}}$. For an application involving the following conditions:
$\mathrm{T}_{\mathrm{A}}=+85^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{O}}=-60 \mathrm{~mA}$ (each driver), $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$, $\mathrm{V}_{\mathrm{EE}}=-5.25 \mathrm{~V}$, the suitability of the package types is calculated as follows.

The power dissipated is:
$P_{D}=(24 \mathrm{~mA} \times 5.25 \mathrm{~V})+(-3.0 \mathrm{~mA} \times-5.25 \mathrm{~V})+$
[ $60 \mathrm{~mA} \times 1.45 \mathrm{~V} \times 4.0$ ]
$P_{D}=490 \mathrm{~mW}$
The junction temperature calculates to:
$\mathrm{T} J=85^{\circ} \mathrm{C}+\left(0.490 \mathrm{~W} \times 67^{\circ} \mathrm{C} / \mathrm{W}\right)=118^{\circ} \mathrm{C}$ for the DIP package,
$\mathrm{T} J=85^{\circ} \mathrm{C}+\left(0.490 \mathrm{~W} \times 120^{\circ} \mathrm{C} / \mathrm{W}\right)=144^{\circ} \mathrm{C}$ for the SOIC package.
Since the maximum allowable junction temperature is not exceeded in any of the above cases, either package can be used in this application.

# AM26LS30 <br> SYSTEM EXAMPLES 

(Pin numbers refer to DIP and SO-16 packages only.)

## Differential System

An example of a typical EIA-422-A system is shown in Figure 17. Although EIA-422-A does not specifically address multiple driver situations, the AM26LS30 can be used in this manner since the outputs can be put into a high impedance mode. It is, however, the system designer's responsibility to ensure the Enable pins are properly controlled so as to prevent two drivers on the same cable from being "on" at the same time.

The limit on the number of receivers and drivers which may be connected on one system is determined by the input current of each receiver, the maximum leakage current of each "off" driver, and the DC current through each terminating resistor. The sum of these currents must not exceed the capability of the "on" driver ( $\approx 60 \mathrm{~mA}$ ). If the cable is of any significant length, with receivers at various points along its length, the common mode voltage may vary along its length, and this parameter must be considered when calculating the maximum driver current.

The cable requirements are defined not only by the AC characteristics and the data rate, but also by the DC resistance. The maximum resistance must be such that the minimum voltage across any receiver inputs is never less than 200 mV .

The ground terminals of each driver and receiver in Figure 17 must be connected together by a dedicated wire (or the shield) in the cable to provide a common reference. Chassis grounds or power line grounds should not be relied on for this common connection as they may generate significant common mode differences. Additionally, they usually do not provide a sufficiently low impedance at the frequencies of interest.

## Single-Ended System

An example of a typical EIA-423-A system is shown in Figure 18. Multiple drivers on a single data line are not possible since the drivers cannot be put into a high impedance mode. Although each driver is shown connected to a single receiver, multiple receivers can be driven from a single driver as long as the total load current of the receivers and the terminating resistor does not exceed the capability of the driver $(\approx 60 \mathrm{~mA})$. If the cable is of any significant length, with receivers at various points along its length, the common mode voltage may vary along its length, and this parameter must be considered when calculating the maximum driver current.

The cable requirements are defined not only by the AC characteristics and the data rate, but also by the DC resistance. The maximum resistance must be such that the
minimum voltage across any receiver inputs is never less than 200 mV .

The ground terminals of each driver and receiver in Figure 18 must be connected together by a dedicated wire (or the shield) in the cable so as to provide a common reference. Chassis grounds or power line grounds should not be relied on for this common connection as they may generate significant common mode differences. Additionally, they usually do not provide a sufficiently low impedance at the frequencies of interest.

## Additional Modes of Operation

If compliance with EIA-422-A or EIA-423-A Standard is not required in a particular application, the AM26LS30 can be operated in two other modes.

1) The device may be operated in the differential mode (Pin $4=0$ ) with VEE connected to any voltage between ground and -5.25 V . Outputs in the low state will be referenced to $\mathrm{V}_{\mathrm{EE}}$, resulting in a differential output voltage greater than that shown in Figure 6. The Enable pins will operate the same as previously described.
2) The device may be operated in the single-ended mode (Pin $4=1$ ) with $V_{E E}$ connected to any voltage between ground and -5.25 V . Outputs in the high state will be at a voltage as shown in Figure 10, while outputs in a low state will be referenced to $\mathrm{V}_{\mathrm{EE}}$.

## Termination Resistors

Transmission line theory states that, in order to preserve the shape and integrity of a waveform traveling along a cable, the cable must be terminated in an impedance equal to its characteristic impedance. In a system such as that depicted in Figure 17, in which data can travel in both directions, both physical ends of the cable must be terminated. Stubs leading to each receiver and driver should be as short as possible.

In a system such as that depicted in Figure 18, in which data normally travels in one direction only, a terminator is theoretically required only at the receiving end of the cable. However, if the cable is in a location where noise spikes of several volts can be induced onto it, then a terminator (preferably a series resistor) should be placed at the driver end to prevent damage to the driver.

Leaving off the terminations will generally result in reflections which can have amplitudes of several volts above $\mathrm{V}_{\mathrm{CC}}$ or several volts below ground or $\mathrm{V}_{\mathrm{EE}}$. These overshoots/undershoots can disrupt the driver and/or receiver, create false data, and in some cases, damage components on the bus.

Figure 17. EIA-422-A Example


NOTES: 1. Terminating resistors $R_{\top}$ should be located at the physical ends of the cable.
2. Stubs should be as short as possible.
3. Receivers $=$ AM26LS32, MC3486, SN75173 or SN75175.
4. Circuit grounds must be connected together through a dedicated wire.

Figure 18. EIA-423-A Example


OUTLINE DIMENSIONS


## OUTLINE DIMENSIONS



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and (4) are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

## How to reach us:

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1-800-441-2447 or 602-303-5454

MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE 602-244-6609
INTERNET: http://Design-NET.com

JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-81-3521-8315

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298

