# **Features**

- High Performance RF-CMOS 2.4 GHz Radio Transceiver Targeted for IEEE 802.15.4 and ZigBee Applications
- Industry Leading Link Budget (104 dB):
  - Programmable Output Power from -17 dBm up to 3 dBm
  - Receiver Sensitivity -101 dBm
- Ultra-Low Power Consumption:
  - SLEEP: 0.1 μA
  - RX: 16 mA
  - TX: 17 mA (at max Transmit Power of 3 dBm)
- Ultra-Low Supply Voltage (1.8V to 3.6V) with Internal Regulator
- Optimized for Low BoM Cost and Ease of Production:
  - Few External Components Necessary (Crystal, Capacitors and Antenna)
    - Excellent ESD Robustness
- Easy to Use Interface:
  - Registers and Frame Buffer Accessible through Fast SPI
  - Only Two Microcontroller GPIO Lines Necessary
  - One Interrupt Pin from Radio Transceiver
  - Clock Output with Prescaler from Radio Transceiver
- Radio Transceiver Features:
  - 128-byte SRAM for Data Buffering
  - Programmable Clock Output, to Clock the Host Microcontroller or as Timer Reference
  - Integrated TX/RX Switch
  - Fully Integrated PLL with on-chip Loop Filter
  - Fast PLL Settling Time
  - Battery Monitor
  - Fast Power-Up Time < 1 ms</li>
- Special IEEE 802.15.4-2003 Hardware Support:
  - FCS Computation
  - Clear Channel Assessment
  - Energy Detection / RSSI Computation
  - Automatic CSMA-CA
  - Automatic Address Filtering
  - Automatic Acknowledge
- Industrial Temperature Range:
- -40°C to 85°C
- I/O and Packages:
  - 32-pin Low-Profile QFN
  - RoHS/Fully Green
- Compliant to EN 300 328/440, FCC-CFR-47 Part 15, ARIB STD-66, RSS-210
- Compliant to IEEE 802.15.4-2003



ZigBee™ IEEE 802.15.4™ Radio Transceiver

# AT86RF230

# PRELIMINARY

5131C-ZIGB-05/22/07



| MEI   |
|-------|
| IIIEL |
| 7(1)  |

# **1 Pin-out Diagram**





**Note:** The exposed paddle is electrically connected to the die inside the package. It shall be soldered to the board to ensure electrical and thermal contact and good mechanical stability.

### Disclaimer

Typical values contained in this datasheet are based on simulations and testing. Min and Max values will be available when the radio transceiver has been fully characterized.

# 2 Overview

The AT86RF230 is a low-power 2.4 GHz radio transceiver especially designed for low cost ZigBee/IEEE 802.15.4-2003 applications. The AT86RF230 is a true SPI-to-antenna solution. All RF-critical components except the antenna, crystal and de-coupling capacitors are integrated on-chip. Therefore, the AT86RF230 is particularly suitable for final applications like:

- Wireless sensor networks
- Industrial control
- Home and building automation
- Consumer electronics
- PC peripherals

The AT86RF230 can be operated by using an external microcontroller like ATMEL's AVR microcontrollers. A comprehensive software programming description can be found in the application note AVR2001 "AT86RF230 - Software Programmer's Guide".

# <sup>2</sup> AT86RF230

5131C-ZIGB-05/22/07

# **3 General Circuit Description**

This single-chip radio transceiver provides a complete radio transceiver interface between the antenna and the microcontroller. It comprises the analog radio transceiver and digital demodulation including time and frequency synchronization and data buffering. The number of external components is minimized such that only an antenna, a crystal and four decoupling capacitors are required. The bidirectional differential antenna pins are used for RX and TX, so that no external antenna switch is needed.

The AT86RF230 block diagram is shown in Figure 3-1.



Figure 3-1. Block Diagram of the AT86RF230

The receiver path is based on a low-IF architecture. The channel filter consists of a single sideband active RC resonator forming a 2 MHz band-pass filter with a Butterworth characteristic centered at 2 MHz. Two 1<sup>st</sup>-order high-pass filters are added to the signal path to achieve capacitive coupling at the single side-band filter (SSBF) output to suppress DC offset at the limiter amplifier. The limiter amplifier provides sufficient gain to overcome the DC offset of the succeeding ADC and generates a digital RSSI signal with 3 dB granularity. The low-IF signal is sampled at 16 MHz and is applied to the baseband digital signal processor.

On the transmit side, direct VCO modulation is used. The modulation scheme is offset-QPSK (O-QPSK) with half-sine pulse shaping and 32-length block coding (spreading). This is equivalent to minimum shift keying (MSK) when transforming the spreading code sequences appropriately. The modulation signal is passed to the fractional-N PLL generating a coherent phase modulation required for O-QPSK demodulation. The frequency-modulated LO signal is fed to the power amplifier.

Two on-chip low-dropout (LDO) voltage regulators provide the internal analog and digital 1.8V supply. The SPI interface and the control registers retain their settings in SLEEP state (see section 7) when the regulators are turned off.





# **4 Pin Description**

| Number | Name   | Туре           | Description                                                    |
|--------|--------|----------------|----------------------------------------------------------------|
| 1      | AVSS   | Ground         | Analog ground                                                  |
| 2      | AVSS   | Ground         | Analog ground                                                  |
| 3      | AVSS   | Ground         | Ground for RF signals                                          |
| 4      | RFP    | RF I/O         | Differential RF signal                                         |
| 5      | RFN    | RF I/O         | Differential RF signal                                         |
| 6      | AVSS   | Ground         | Ground for RF signals                                          |
| 7      | TST    | Digital input  | Enables Continuous Transmission Test Mode; active high         |
| 8      | RST    | Digital input  | Chip reset; active low                                         |
| 9      | DVSS   | Ground         | Digital ground                                                 |
| 10     | DVSS   | Ground         | Digital ground                                                 |
| 11     | SLP_TR | Digital input  | Controls sleep, transmit start and receive states; active high |
| 12     | DVSS   | Ground         | Digital ground                                                 |
| 13     | DVDD   | Supply         | Regulated 1.8V supply voltage; digital domain                  |
| 14     | DVDD   | Supply         | Regulated 1.8V supply voltage; digital domain                  |
| 15     | DEVDD  | Supply         | External supply voltage; digital domain                        |
| 16     | DVSS   | Ground         | Digital ground                                                 |
| 17     | CLKM   | Digital output | Master clock signal output                                     |
| 18     | DVSS   | Ground         | Digital ground                                                 |
| 19     | SCLK   | Digital input  | SPI clock                                                      |
| 20     | MISO   | Digital output | SPI data output (master input slave output)                    |
| 21     | DVSS   | Ground         | Digital ground                                                 |
| 22     | MOSI   | Digital input  | SPI data input (master output slave input)                     |
| 23     | SEL    | Digital input  | SPI select; active low                                         |
| 24     | IRQ    | Digital output | Interrupt request signal; active high                          |
| 25     | XTAL1  | Analog input   | Crystal pin or external clock supply                           |
| 26     | XTAL2  | Analog input   | Crystal pin                                                    |
| 27     | AVSS   | Ground         | Analog ground                                                  |
| 28     | EVDD   | Supply         | External supply voltage; analog domain                         |
| 29     | AVDD   | Supply         | Regulated 1.8V supply voltage; analog domain                   |
| 30     | AVSS   | Ground         | Analog ground                                                  |
| 31     | AVSS   | Ground         | Analog ground                                                  |
| 32     | AVSS   | Ground         | Analog ground                                                  |
| Paddle | AVSS   | Ground         | Analog ground; Exposed Paddle of QFN package                   |

### 4.1 Analog and RF Pins

A differential RF port (RFP / RFN) provides common-mode rejection to suppress the switching noise of the internal digital signal processing blocks. At the board-level, the differential RF layout ensures high receiver sensitivity by rejecting any spurious interspersions originating from other digital ICs such as the microcontroller.

The RF port is designed for a  $100\Omega$  differential load. A DC path between the RF pins is allowed. A DC path to ground or supply voltage is not allowed. Therefore, when connecting a RF-load providing a DC path to the power supply or to ground, capacitive coupling is required as indicated in Table 4-2.

A simplified schematic of the RF front end is shown in Figure 4-1.





RF port DC values depend on the operating mode. In TRX\_OFF state (see section 7), the RF pins are pulled to ground, preventing a floating voltage larger than 1.8V which is not allowed for the internal circuitry. In receive mode, the RF input provides a low-impedance path to ground when transistor M0 (see **Figure 4-1**) pulls the inductor center tap to ground. A DC voltage drop of 20 mV across the on-chip inductor can be measured at the RF pins.

In transmit mode, a control loop provides a common-mode voltage of 0.9V. Transistor M0 is off, allowing the PA to set the common-mode voltage. The common-mode capacitance at each pin to ground shall be < 30 pF to ensure the stability of this common-mode feedback loop.

The internal voltage regulators and the AVDD/DVDD pin configuration are described in section 8.8. A detailed description of the crystal oscillator and the related XTAL1/XTAL2 pin configuration can be found in section 8.10.





### Table 4-2. Comments on Analog and RF Pins

| Pin         | Condition                                                                | Recommendation/Comment                                                                                                   |
|-------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| RFP/RFN     | V <sub>DC</sub> = 0.9V (TX)<br>V <sub>DC</sub> = 20 mV (RX) at both pins | AC-coupling is required if an antenna with a DC path to ground is used. Serial capacitance must be < 30 pF.              |
| XTAL1/XTAL2 | C <sub>PAR</sub> = 3 pF<br>V <sub>DC</sub> = 0.9V at both pins           | Parasitic capacitance of the pins (CPAR) must be considered as additional load capacitance to the crystal.               |
| AVDD/DVDD   | VDC = 1.8V                                                               | Supply pins (voltage regulator outputs) for the analog and digital 1.8V domain. The outputs shall bypassed by 1 $\mu F.$ |

# 4.2 Digital Pins

### 4.2.1 Driver Strength Settings

The driver strength of the digital output pins (MISO, IRQ) and CLKM pin can be configured in register 0x03 (TRX\_CTRL\_0) as described in Table 4-3.

The capacitive load should be as small as possible and not larger than 50 pF when using the 2 mA minimum driver strength setting. Generally, the output driver strength should be adjusted to the lowest possible value in order to keep the current consumption and the emission of digital signal harmonics low.

**Table 4-3.**Digital Output Driver Configuration

| Pin       | Default Driver Strength | Comment                                 |
|-----------|-------------------------|-----------------------------------------|
| MISO, IRQ | 2 mA                    | Adjustable to 2 mA, 4 mA, 6 mA and 8 mA |
| CLKM      | 4 mA                    | Adjustable to 2 mA, 4 mA, 6 mA and 8 mA |

### 4.2.2 Pull-up and Pull-down Configuration

Pulling resistors are connected to all digital input pins in radio transceiver state P\_ON (see Section 7). Table 4-4 summarizes the pull-up and pull-down configuration.

| Table 4-4. Pull-U | p / Pull-Down | Configuration | of Digital Inc | out Pins in P | <b>ON State</b> |
|-------------------|---------------|---------------|----------------|---------------|-----------------|
|                   |               |               |                |               |                 |

| Pin    | H = pull-up, L = pull-down |
|--------|----------------------------|
| RST    | н                          |
| SEL    | н                          |
| SCLK   | L                          |
| MOSI   | L                          |
| SLP_TR | L                          |

In all other states, no pull-up or pull-down resistors are connected to any of the digital input pins.

# **5 Application Circuit**

An application circuit with a single-ended RF connector is shown in **Figure 5-1**. The balun B1 transforms the 100 $\Omega$  differential RF port (RFP / RFN) of the AT86RF230 to a 50 $\Omega$  single-ended RF port. The capacitors C1 and C2 provide AC coupling of the RF signals to the RF pins.



**Figure 5-1.** Application Circuit Schematic, \* for Further Details See "Appendix A - Continuous Transmission Test Mode"

Power supply decoupling capacitors (CB2, CB4) are connected to the external analog supply pin (EVDD pin 28) and the external digital supply pin (DEVDD pin 15). Capacitors CB1 and CB3 are bypass capacitors for the integrated analog and digital voltage regulators to ensure stable operation (1  $\mu$ F recommended value). All decoupling and bypass capacitors should be placed as close as possible to the AT86RF230 pins and should have a low-resistance and low-inductance connection to ground to achieve the best performance.

The crystal (XTAL), the two load capacitors (CX1, CX2), and the internal circuitry connected to pins XTAL1 and XTAL2 form the crystal oscillator. To achieve the best accuracy and stability of the reference frequency, large parasitic capacitances should be avoided. Crystal lines should be routed as short as possible and not in proximity of digital I/O signals.

Crosstalk from digital signals on the crystal pins or the RF pins can degrade system performance. Therefore, a low-pass filter (C3, R2) is placed close to the CLKM output pin to reduce the radiation of signal harmonics. This is not needed if the CLKM pin is not used and turned off during device initialization.





The application board ground plane should be separated into four independent fragments, the analog, the digital, the antenna and the XTAL ground plane. The exposed paddle shall act as reference of the individual grounds.

For further details see application note AVR2005 "AT86RF230 - Hardware Design Considerations"

| Designator | Description                       | Value                            | Manufacturer           | Part Number                          | Comment                                                                                                                                        |
|------------|-----------------------------------|----------------------------------|------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| B1         | SMD balun                         | 2.4 GHz                          | Wuerth                 | 748421245                            |                                                                                                                                                |
| CB1        | LDO VREG<br>bypass capacitor      | 1 µF                             | AVX<br>Murata          | 0603YD105KAT2A<br>GRM188R61C105KA12D | X5R 10% 16V<br>(0603)                                                                                                                          |
| CB2        | Power supply decoupling           | 1 µF                             |                        |                                      |                                                                                                                                                |
| CB3        | LDO VREG<br>bypass capacitor      | 1 µF                             |                        |                                      |                                                                                                                                                |
| CB4        | Power supply decoupling           | 1 µF                             |                        |                                      |                                                                                                                                                |
| CX1        | Crystal load capacitor            | 12 pF                            | AVX                    | 06035A120JA                          | COG 5% 50V                                                                                                                                     |
| CX2        | Crystal load capacitor            | 12 pF                            | Murata                 | GRP1886C1H120JA01                    | (0603)                                                                                                                                         |
| C1         | RF coupling capacitor             | 22 pF                            | Epcos                  | B37930                               | C0G 5% 50V                                                                                                                                     |
| C2         | RF coupling capacitor             | 22 pF                            | Epcos<br>AVX           | B37920<br>06035A220JAT2A             | (0402 or 0603)                                                                                                                                 |
| C3         | CLKM low-pass<br>filter capacitor | 2.2 pF                           | AVX<br>Murata          | 06035A229DA<br>GRP1886C1H2R0DA01     | $\begin{array}{ll} \text{COG} & \pm 0.5 \text{ pF} & 50\text{V} \\ (0603) \\ \text{Designed for } f_{\text{CLKM}} = 1 \text{ MHz} \end{array}$ |
| R1         | Pull-down resistor                | 10 kΩ                            |                        |                                      | Recommended 0Ω, if continuous transmission is not required                                                                                     |
| R2         | CLKM low-pass<br>filter resistor  | 680Ω                             |                        |                                      | Designed for f <sub>CLKM</sub> = 1 MHz                                                                                                         |
| XTAL       | Crystal                           | CX-4025 16 MHz<br>SX-4025 16 MHz | ACAL Taitjen<br>Siward | XWBBPL-F-1<br>A207-011               |                                                                                                                                                |

 Table 5-1.
 Example Bill of Materials

# **6 Microcontroller Interface**

This section describes the AT86RF230 to microcontroller interface. The interface comprises a slave SPI and additional control signals, see **Figure 6-1**. The SPI timing and protocol are described.

Microcontrollers with a master SPI such as Atmel's AVR family interface directly to the AT86RF230. The SPI is used for Frame Buffer and register access. The additional control signals are connected to the GPIO/IRQ interface of the microcontroller.

CLKM can be used as a microcontroller clock source. In this case, the SPI operates in synchronous mode, otherwise in asynchronous mode.



Figure 6-1. Microcontroller to AT86RF230 Interface

### 6.1 SPI Timing Description

The SPI is designed to work in synchronous or asynchronous mode.

In synchronous mode, the CLKM output of the radio transceiver is used as the master clock of the microcontroller. In this case the maximum SPI clock frequency is 8 MHz.

In asynchronous mode, the maximum SPI clock rate is limited to 7.5 MHz. The signal at pin CLKM is not required and may be disabled.

Figure 6-2 illustrates the SPI timing and introduces its parameters. The corresponding parameter definition is given in Table 9-4.



# AMEL



### Figure 6-2. SPI Timing (Upper: Global Map; Lower: Detail Drawing of Timing Parameters t1 to t4)

 $\overline{SEL}$  = L enables the MISO output driver of the AT86RF230. If the driver is disabled, there is no internal pull-up resistor connected to it. Driving the appropriate signal level must be ensured by the master device or an external pull-up resistor.

The SPI is a byte-oriented protocol. All bytes are transferred MSB first. During the entire SPI transfer the SEL must be logic low. One SPI access sequence includes two or more bytes, depending on the access mode described in Section 6.2.

A SPI communication is always bidirectional. The SPI master starts the transfer by asserting  $\overline{SEL} = L$ . The master generates eight SPI clock cycles to transfer a byte to the radio transceiver (via MOSI). At the same time the slave transmits one byte to the master (via MISO). When the master wants to receive one byte of data from the slave it must also transmit one byte to the slave.

Referring to Figure 6-2, Strobe\_Point indicates the sampling time of MOSI.

### 6.2 SPI Protocol

Each transfer sequence starts with a command byte from SPI master via MOSI (see Table 6-1). This command byte defines the access mode and additional mode-dependent information. During command byte transfer, the AT86RF230 returns a byte containing 0.

# <sup>10</sup> AT86RF230

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3                  | Bit 2 | Bit 1                           | Bit 0                              | Mode                                |
|-------|-------|-------|-------|------------------------|-------|---------------------------------|------------------------------------|-------------------------------------|
| 1     | 0     |       |       | Register address [5:0] |       |                                 | Register Access Mode – Read Access |                                     |
| 1     | 1     |       |       | Register address [5:0] |       |                                 |                                    | Register Access Mode – Write Access |
| 0     | 0     | 1     |       | Reserved               |       | Frame Receive Mode              |                                    |                                     |
| 0     | 1     | 1     |       | Reserved               |       | Frame Transmit Mode             |                                    |                                     |
| 0     | 0     | 0     |       | Reserved               |       | SRAM Access Mode – Read Access  |                                    |                                     |
| 0     | 1     | 0     |       | Reserved               |       | SRAM Access Mode – Write Access |                                    |                                     |

 Table 6-1.
 SPI Command Byte Definition

The different access modes are described within the following sections.

### 6.2.1 Register Access Mode

The Register Access Mode is a two-byte read/write operation. The first byte is the command byte (mode identifier bit 7 = 1, read/write select bit 6, and a 6-bit address). The second byte contains the register read or register write data.

| Figure 6-3. | Packet Structure - Register Access Mode |
|-------------|-----------------------------------------|
|-------------|-----------------------------------------|

| 1 | R/W<br>1=write<br>0=read | address[5:0]   | data[7:0] |
|---|--------------------------|----------------|-----------|
|   | byte 1                   | (command byte) | byte 2    |

### Figure 6-4. Example SPI Sequence - Register Access Mode



### 6.2.2 Frame Buffer Access Modes

The internal 128-byte Frame Buffer can hold one TX or one RX frame of maximum length at a time. This allows a very flexible data rate over the SPI interface.

The Frame Receive Mode and the Frame Transmit Modes are used to upload or download frames to the microcontroller. Each transfer starts with a command byte. If this byte indicates a frame upload or download, the next byte indicates the frame length followed by the PSDU data (see section 8.3.2). In any receive state, after the PSDU data has been received, one more byte is attached, containing LQI information.

The number of bytes *n* for one frame access is calculated as follow:





**Receive:** *n* = 3 + frame\_length

[command byte, frame length byte, data, ..., LQI byte]

**Transmit:** *n* = 2 + frame\_length

[command byte, frame length byte, data, ...]

The maximum value of frame\_length is 127 bytes. That means that  $n \le 130$  for Frame Receive Mode and  $n \le 129$  for Frame Transmit Mode.

### 6.2.2.1 Frame Receive Mode

The transactions required to upload a received frame from the Frame Buffer to the microcontroller are described in **Figure 6-5**. The corresponding SPI timing diagram is shown in **Figure 6-7**.



Figure 6-5. Frame Receive Transactions Between AT86RF230 and Microcontroller

The issued interrupt (see **Figure 6-5**) can be an RX\_START or a TRX\_END. Waiting for TRX\_END before uploading the frame is recommended for operations considered to be none time critical.

Critical protocol timing could require starting the frame upload as soon as possible. The first byte of the frame data can be read 32  $\mu$ s after the RX\_START interrupt. The microcontroller must ensure to read slower than the frame is received. Otherwise, the Frame Buffer will under run and the frame data are not valid. The LQI byte can be uploaded 32  $\mu$ s after the TRX\_END interrupt.

Figure 6-6. Packet Structure - Frame Receive Mode

|                       |            |   |                            |                   |           | (( |           |          |
|-----------------------|------------|---|----------------------------|-------------------|-----------|----|-----------|----------|
| 0                     | tx/rx<br>0 | 1 | control[4:0]<br>(reserved) | frame_length[7:0] | data[7:0] |    | data[7:0] | LQI[7:0] |
| byte 1 (command byte) |            |   | d byte)                    | byte 2            | byte 3    |    | byte n-1  | byte n   |
|                       |            |   |                            |                   |           | /  |           |          |



### Figure 6-7. Frame Receive Sequence of a 4-byte Payload Frame

### 6.2.2.2 Frame Transmit Mode

There are two ways to initiate a frame transmission.

The first one is shown in **Figure 6-8** and **Figure 6-10**. In this case a frame transmission is initiated after the completion of the frame download.

Figure 6-8. Frame Transmit Transactions Between AT86RF230 and Microcontroller



### Figure 6-9. Packet Structure - Frame Transmit Mode

| 0                     | tx/rx<br>1 | 1 | control[4:0]<br>(reserved) | frame_length[7:0] | data[7:0] | data[7:0] |
|-----------------------|------------|---|----------------------------|-------------------|-----------|-----------|
| byte 1 (command byte) |            |   |                            | byte 2            | byte 3    | byte n    |





Figure 6-10. Frame Transmit Sequence of a 4-byte Payload Frame (SLP\_TR Rising Edge Starts Transmission)



The second method is to start first the frame transmission followed by the frame data download as described in **Figure 6-11**. This is useful for time critical applications. At the rising edge of SPL\_TR, the radio transceiver starts transmitting the preamble and the SFD field, which takes about 176  $\mu$ s. The first byte of the PSDU must be available in the Frame Buffer before this time. The SPI data rate must be higher than 250 kBit/s to ensure that no Frame Buffer under run occurs (TRX\_UR IRQ).

Figure 6-11. Time Optimized Frame Transmit Transactions Between AT86RF230 and Microcontroller



### 6.2.3 SRAM Access Mode

The SRAM Access Mode allows access to certain bytes within the Frame Buffer. This may reduce SPI traffic.

The SRAM Access Mode is useful, for instance, if a transmit frame is already stored in the Frame Buffer and certain bytes (e.g. sequence number, address field) need to be replaced before retransmitting the frame. Furthermore, it can be used to access the LQI value after frame reception.

If the command byte indicates SRAM Access Mode, the next byte contains the start address. As long as  $\overline{SEL}$  is low, every subsequent byte read or write increments the address counter of the Frame Buffer.

# <sup>14</sup> AT86RF230

. .

| byte 1 (command byte) byte 2 byte 3 byte n | 0 R/W<br>1=write<br>0=read 0 control[4:0]<br>(reserved) |           | address[7:0] | data[7:0] | data[7:0] |        |        |
|--------------------------------------------|---------------------------------------------------------|-----------|--------------|-----------|-----------|--------|--------|
|                                            | b                                                       | yte 1 (co | ommanc       | l byte)   | byte 2    | byte 3 | byte n |

#### Notes:

- Because the Frame Buffer is shared between TX and RX, the frame data are • overwritten by new incoming frames. If the TX frame data is to be retransmitted, it must be ensured that no frame was received in the meantime.
- If the SRAM Access Mode is used to upload received frames, the Frame Buffer contains all frame data except the frame length byte. The frame length information can be accessed only in the Frame Receive Mode.
- This mode is not intended to be used as an alternative to the Frame Buffer Access . Modes (see section 6.2.2).
- It is not possible to transmit received frames without an up and download to the microcontroller.

### 6.3 Sleep/Wake-up and Transmit Signal (SLP\_TR)

The SLP TR signal is a multi-functional pin. Its function relates to the current state of the AT86RF230 and is summarized in Table 6-2. The radio transceiver states are explained in detail in section 7.

| ٦ | able 6-2.    | SLP_TR M      | Iulti-Functional Pin |             |  |
|---|--------------|---------------|----------------------|-------------|--|
|   | Radio Transo | ceiver Status | Function             | Description |  |
|   |              |               |                      |             |  |

| Radio Transceiver Status | Function     | Description                                                                |
|--------------------------|--------------|----------------------------------------------------------------------------|
| TRX_OFF                  | Sleep        | Forces the radio transceiver into SLEEP state                              |
| SLEEP                    | Wakeup       | Forces the radio transceiver into TRX_OFF state                            |
| RX_ON                    | Disable CLKM | Forces the radio transceiver into RX_ON_NOCLK state and disables CLKM      |
| RX_AACK_ON               | Disable CLKM | Forces the radio transceiver into RX_AACK_ON_NOCLK state and disables CLKM |
| PLL_ON                   | TX start     | Starts frame transmission                                                  |
| TX_ARET_ON               | TX start     | Starts of TX_ARET transaction                                              |

If used as a sleep signal, releasing pin SLP TR forces the radio transceiver into TRX OFF state and enables the main clock. If used as a transmit start signal, the rising edge starts the transmission.

There are two power-down scenarios supported by the AT86RF230 with respect to SLP\_TR pin:

- The microcontroller and the radio transceiver are powered down.
- The radio transceiver listens for an incoming frame and the microcontroller is powered • down (RX\_ON\_NOCLK, RX\_AACK\_ON\_NOCLK, BUSY\_RX\_AACK\_NOCLK states).

The first power-down scenario is shown in Figure 6-13. The microcontroller forces the AT86RF230 to SLEEP state by setting SLP\_TR = H when the radio transceiver is in TRX\_OFF





state. The main clock at pin CLKM is switched off after 35 clock cycles. This enables the microcontroller to complete its power-down routine and prevent dead-lock situations. The AT86RF230 awakes when the microcontroller releases the SLP\_TR pin. This concept provides the lowest possible power consumption.

Figure 6-13. Sleep and Wake-up Initiated by Asynchronous Microcontroller Timer Output (for Timing Information See Table 7-3)



Secondly, if an incoming frame is expected and no other application is running on the microcontroller, the microcontroller can be powered down without missing incoming frames. This scenario is shown in **Figure 6-14**. In RX\_ON state, the CLKM pin is switched off after 35 clock cycles when setting the pin SLP\_TR = H. The radio transceiver state changes to RX\_ON\_NOCLK. The start of a frame reception is indicated by an RX\_START interrupt and the clock is switched on again.

The current consumption of the radio transceiver is similar in state RX\_ON\_NOCLK / RX\_AACK\_ON\_NOCLK and state RX\_ON, because only the CLKM output is switched off.





# 6.4 Interrupt Logic

### 6.4.1 Overview

The AT86RF230 can differentiate between six interrupt events. Each interrupt can be enabled or disabled by writing the corresponding bit to the interrupt mask register 0x0E (IRQ\_MASK). Internally, each interrupt is stored as a separate bit of the interrupt status register. All interrupt lines are combined via logical "OR" to one external interrupt line. If the external interrupt line is set, the microcontroller must read the interrupt status register 0x0F (IRQ\_STATUS) to determine the source of the interrupt. A read access to this register clears the interrupt status register and the external interrupt line, as well. The interrupts are not cleared automatically when the event that caused the IRQ is not valid anymore. Exception: the PLL\_LOCK IRQ clears the PLL\_UNLOCK IRQ and vice versa. The supported interrupts are summarized in Table 6-3.

| IRQ Register Bit IRQ Name 0 |        | ne         | Comments                                                                                                             |  |  |
|-----------------------------|--------|------------|----------------------------------------------------------------------------------------------------------------------|--|--|
| 7                           | IRQ_7: | BAT_LOW    | Indicates a supply voltage below the programmed threshold.                                                           |  |  |
| 6                           | IRQ_6: | TRX_UR     | Indicates a Frame Buffer access violation.                                                                           |  |  |
| 3                           | IRQ_3: | TRX_END    | RX:Indicates the completion of a frame reception.TX:Indicates the completion of a frame transmission.                |  |  |
| 2                           | IRQ_2: | RX_START   | Indicates a SFD detection. The TRX_STATE changes to BUSY_RX.                                                         |  |  |
| 1                           | IRQ_1: | PLL_UNLOCK | Indicates PLL unlock. The PA is turned off immediately, if the radio transceiver is in BUSY_TX / BUSY_TX_ARET state. |  |  |
| 0                           | IRQ_0: | PLL_LOCK   | Indicates PLL lock                                                                                                   |  |  |

 Table 6-3.
 Interrupt Description in Basic Operating Mode

The interrupt handling in Extended Operating Mode is described in section 7.2.2.

# 6.4.2 Timing - RX\_START and TRX\_END Interrupts

**Figure 6-15** shows a receive and transmit transaction and the related interrupt events in Basic Operating Mode (see section 7). Processing delays are typical values.

# **Figure 6-15.** Timing of RX\_START and TRX\_END Interrupts in Basic Operating Mode (see register 0x0F – IRQ\_STATUS)





# **7 Operating Modes**

## 7.1 Basic Operating Mode

This section summarizes all states to provide the basic functionality of the AT86RF230, such as receiving and transmitting frames, and powering up and down. The Basic Operating Mode is designed for IEEE 802.15.4-2003 applications; the corresponding radio transceiver states are shown in **Figure 7-1**.

Figure 7-1. Basic Operating Mode State Diagram (for State Transition Timing Data Refer to Table 7-3)



# 7.1.1 State Control

The radio transceiver state is controlled by two signal pins (SLP\_TR,  $\overrightarrow{RST}$ ) and the register 0x02 (TRX\_STATE). A successful state change can be confirmed by reading the radio transceiver status from register 0x01 (TRX\_STATUS).

The pin SLP\_TR is a multifunctional pin. Depending on the radio transceiver state rising edge of SLP\_TR causes the following state transitions:

- TRX\_OFF → SLEEP
- $RX_ON \rightarrow RX_ON_NOCLK$
- PLL\_ON  $\rightarrow$  BUSY\_TX

The pin  $\overrightarrow{RST}$  causes a reset of all registers and forces the radio transceiver into TRX\_OFF state. Except, if the device is in the P\_ON state it remains in the P\_ON state.

For all states, the state change commands FORCE\_TRX\_OFF or TRX\_OFF lead to a transition into TRX\_OFF state. If the radio transceiver is in the BUSY\_RX or BUSY\_TX state, the command FORCE\_TRX\_OFF interrupts the active receiving or transmitting process, and forces an immediate transition. A TRX\_OFF command is stored until a frame currently being received or transmitted is finished. After the end of the frame, the transition to TRX\_OFF is performed.

# **Register Description**

| Table 7-1. TRX_ | STATUS (0x01 | ) - Status of Ba | sic Operating Mode |
|-----------------|--------------|------------------|--------------------|
|-----------------|--------------|------------------|--------------------|

| Bit | Field Name | Reset | R/W | Comments                                                                                                                                                                                                                                                                                                                                |
|-----|------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | CCA_DONE   | 0     | R   | 0: CCA calculation in progress<br>1: CCA calculation done                                                                                                                                                                                                                                                                               |
| 6   | CCA_STATUS | 0     | R   | Indicates an idle channel from CCA module.<br>0: channel is busy<br>1: channel is idle                                                                                                                                                                                                                                                  |
| 5   |            | 0     | R   | Reserved                                                                                                                                                                                                                                                                                                                                |
| 4:0 | TRX_STATUS | 0     | R   | Current radio transceiver status.<br>0: P_ON<br>1: BUSY_RX<br>2: BUSY_TX<br>6: RX_ON<br>8: TRX_OFF (Clock State)<br>9: PLL_ON (TX_ON)<br>15: SLEEP<br>17: BUSY_RX_AACK<br>18: BUSY_TX_ARET<br>22: RX_AACK_ON<br>25: TX_ARET_ON<br>28: RX_ON_NOCLK<br>29: RX_AACK_ON_NOCLK<br>30: BUSY_RX_AACK_NOCLK<br>31: STATE_TRANSITION_IN_PROGRESS |





#### Table 7-2. TRX\_STATE (0x02) - Control of Basic Operating Mode

| Bit | Field Name  | Reset | R/W | Comments                                                                                                                                                                    |
|-----|-------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | TRAC_STATUS | 0     | R   | 0: SUCCESS<br>3: CHANNEL_ACCESS_FAILURE<br>5: NO_ACK<br>All other values are reserved.                                                                                      |
| 4:0 | TRX_CMD     | 0     | R/W | Radio transceiver control commands:0:NOP2:TX_START3:FORCE_TRX_OFF6:RX_ON8:TRX_OFF (Clock Mode)9:PLL_ON (TX_ON)22:RX_AACK_ON25:TX_ARET_ONAll other values are mapped to NOP. |

### 7.1.2 Basic Operating Mode Description

### 7.1.2.1 P\_ON - Power-on after V<sub>DD</sub>

When the external supply voltage ( $V_{DD}$ ) is first supplied to the radio transceiver, the system is in the P\_ON state. An on-chip reset is performed. The crystal oscillator gets activated and the master clock is provided to the CLKM pin after the crystal oscillator has stabilized. CLKM can be used as a clock source to the microcontroller.

The on-chip power-on-reset sets all registers to their default values. A dedicated reset signal from the microcontroller at the pin  $\overrightarrow{\text{RST}}$  is not necessary, but recommended for hardware / software synchronization reasons. The reset impulse should have a minimum length as specified in section 9.4.

All digital inputs have pull-up or pull-down resistors (see Table 4-4). This is necessary to support microcontrollers where GPIO signals are floating after reset. The input pull-up and pull-down resistors are disabled when the radio transceiver leaves the P\_ON state.

Prior to leaving P\_ON, the microcontroller must set the pins to the default operating values:  $SLP_TR = L$  and RST = H.

Once the supply voltage has stabilized and the crystal oscillator has settled (see section 9.5, parameter "Reference oscillator settling time"), a valid SPI write access to the register TRX\_STATE with the values TRX\_OFF or FORCE\_TRX\_OFF takes the radio transceiver out of the P\_ON state.

### 7.1.2.2 SLEEP – Sleep State

In SLEEP state, the entire radio transceiver is disabled. No circuitry is operating. If CLKM is enabled, the SLEEP state is entered 35 CLKM cycles after the rising edge at SLP\_TR. At that time CLKM is turned off. The current consumption is reduced to leakage current only. This state can only be entered from state TRX\_OFF, by setting the pin SLP\_TR = H.

Setting SLP\_TR = L returns the radio transceiver to the TRX\_OFF state. The register contents remain valid while the content of the Frame Buffer is lost.

#### 7.1.2.3 TRX\_OFF - Clock State

In TRX\_OFF state the SPI interface and the crystal oscillator are enabled. The digital voltage regulator (DVREG) is enabled and provides 1.8V to the digital core to make the Frame Buffer

# <sup>20</sup> AT86RF230

5131C-ZIGB-05/22/07

available (see section 8.3). The microcontroller can access all digital functions and if enabled, the CLKM output supplies a clock. The pins SLP\_TR and RST are enabled for state control.

#### 7.1.2.4 PLL\_ON – PLL State

Entering the PLL\_ON state from TRX\_OFF state enables the analog voltage regulator (AVREG) first. After the voltage regulator has been settled, the PLL frequency synthesizer is enabled. When the PLL has been settled at the receive frequency, a successful PLL lock is indicated by issuing a PLL\_LOCK interrupt.

If an RX\_ON command is issued in PLL\_ON state, the receiver is immediately enabled. If the PLL has not been settled before, actual frame reception can only happen once the PLL has locked.

The PLL\_ON state corresponds to the TX\_ON state in IEEE 802.15.4-2003.

#### 7.1.2.5 RX\_ON and BUSY\_RX – RX Listen and Receive State

In RX\_ON state the digital receiver blocks and the PLL frequency synthesizer are enabled. The transition from TRX\_OFF state to RX\_ON state is started by writing the RX\_ON command to register 0x02 (TRX\_STATE).

The receive mode is internally divided into RX\_ON state and BUSY\_RX state. There is no difference between these states with respect to the analog radio transceiver circuitry. During RX\_ON state, only the preamble detection of the digital signal processing is running. When a preamble and a valid SFD are detected, the digital receiver is turned on, and the radio transceiver enters the BUSY\_RX state.

#### 7.1.2.6 RX\_ON\_NOCLK - RX Listen State without CLKM

If the radio transceiver is listening for an incoming frame and the microcontroller is not running an application, the microcontroller can be powered down to decrease the total system power consumption. This special power-down scenario for systems running in clock synchronous mode (see section 6) is supported by the AT86RF230 using the state RX\_ON\_NOCLK.

This state can only be entered by setting SLP\_TR = H while the AT86RF230 is in the RX\_ON state. The CLKM pin is disabled 35 clock cycles after the rising edge at the SLP\_TR pin. This allows the microcontroller to complete its power-down sequence. The reception of a frame is indicated to the microcontroller by a RX\_START interrupt. CLKM is turned on again, and the radio transceiver enters the BUSY\_RX state (see section 6.3 and **Figure 6-14**).

The end of the transaction is indicated to the microcontroller by a TRX\_END interrupt. After the transaction has been completed, the radio transceiver enters the RX\_ON state. The radio transceiver only reenters the RX\_ON\_NOCLK state, when the next rising edge of SLP\_TR pin occurs.

If the radio transceiver is in the RX\_ON\_NOCLK state, and the SLP\_TR pin is reset to logic low, it enters the RX\_ON state, and it starts to supply clock on the CLKM pin again.

In states RX\_ON\_NOCLK and RX\_ON, the current consumption is about the same, because only the CLKM output is switched off in state RX\_ON\_NOCLK.

#### 7.1.2.7 BUSY\_TX – Transmit State

A transmission can only be started at state PLL\_ON. There are two ways to start a transmission:

- Rising edge of SLP\_TR
- TX\_START command to register 0x02 (TRX\_STATE).

Either of these causes the AT86RF230 to enter the BUSY\_TX state.





During the transition to BUSY\_TX state, the PLL frequency shifts to the transmit frequency. Transmission of the first data chip of the preamble starts after 16  $\mu$ s to allow PLL settling and PA ramping, see **Figure 6-15**.

When the frame transmission is completed, the radio transceiver automatically turns off the power amplifier and returns to PLL\_ON state.

### 7.1.3 Basic Mode Timing

The following paragraphs depict the transitions between states and their timing.

### 7.1.3.1 Wake-up Procedure

The power-on sequence and the wake-up procedure is shown in Figure 7-2.





Setting pin SLP\_TR = L in SLEEP state enables the crystal oscillator. After 0.4 ms (typ.), the internal clock signal is available. After another 128  $\mu$ s the clock signal is provided at the CLKM pin if enabled. An additional 256  $\mu$ s timer ensures that frequency stability is sufficient to drive filter tuning (FTN) and the PLL. After the digital voltage regulator has been settled, the radio transceiver enters the TRX\_OFF state and waits for further commands.

In TRX\_OFF state, entering the commands PLL\_ON state or RX\_ON initiates a ramp-up sequence of the analog voltage regulator. RX\_ON state can be entered any time during PLL\_ON state regardless whether the PLL has already locked.

When the wake-up sequence is started from P\_ON state ( $V_{DD}$  first applied to the radio transceiver) the state machine stops after the 128 µs timer expires to wait for a valid TRX\_OFF command from the microcontroller. The default CLKM frequency in P\_ON state is 1 MHz.

### 7.1.3.2 Reset Procedure

RST = L sets all registers to their default values. After releasing the reset pin (RST = H) a calibration cycle of the FTN is started and the digital voltage regulator is turned on. The state TRX\_OFF is entered and the status of the main state machine changes from STATE\_TRANSITION\_IN\_PROGRESS to TRX\_OFF.

This sequence is identical for all radio transceiver states except in state P\_ON. The state machine does not leave the state P\_ON after a reset in this state. Instead, the procedure described in section 7.1.2.1 must be followed in order to enter the TRX\_OFF state for the very first time. **Figure 7-3** describes the reset procedure once the P\_ON state was left.

# <sup>22</sup> AT86RF230

5131C-ZIGB-05/22/07

Note that the access to the device should not occur earlier than 625 ns after releasing the reset pin.



### 7.1.3.3 State Transition Timing

The transition numbers correspond to Figure 7-1. See the measurement setup in Figure 5-1.

|    | 7-3.              | State Transitio                  |         | Time to 1              | 0                                                                                                           |
|----|-------------------|----------------------------------|---------|------------------------|-------------------------------------------------------------------------------------------------------------|
| No | Symbol            | Transition                       |         | Time [µs]<br>(typical) | Comments                                                                                                    |
| 1  | t <sub>TR1</sub>  | P_ON →                           | TRX_OFF | 880                    | Depends on external bypass capacitor at DVDD (1 $\mu F$ nom) and crystal oscillator setup (CL = 10 $pF)$    |
| 2  | t <sub>TR2</sub>  | SLEEP $\rightarrow$              | TRX_OFF | 880                    | Depends on external bypass capacitor at DVDD (1 $\mu$ F nom) and crystal oscillator setup (CL = 10 pF)      |
| 3  | t <sub>TR3</sub>  | TRX_OFF $\rightarrow$            | SLEEP   | 35                     | f <sub>CLKM</sub> = 1 MHz                                                                                   |
| 4  | t <sub>TR4</sub>  | TRX_OFF $\rightarrow$            | PLL_ON  | 180                    | Depends on external bypass capacitor at AVDD (1 µF nom).                                                    |
| 5  | t <sub>TR5</sub>  | $PLL_ON \rightarrow$             | TRX_OFF | 1                      |                                                                                                             |
| 6  | t <sub>TR6</sub>  | TRX_OFF $\rightarrow$            | RX_ON   | 180                    | Depends on external bypass capacitor at AVDD (1 µF nom).                                                    |
| 7  | t <sub>TR7</sub>  | $RX_ON \rightarrow$              | TRX_OFF | 1                      |                                                                                                             |
| 8  | t <sub>TR8</sub>  | $PLL_ON \rightarrow$             | RX_ON   | 1                      |                                                                                                             |
| 9  | t <sub>TR9</sub>  | $RX_ON \rightarrow$              | PLL_ON  | 1                      |                                                                                                             |
| 10 | t <sub>TR10</sub> | $PLL_ON \rightarrow$             | BUSY_TX | 16                     | When asserting SLP_TR pin first symbol transmission is delayed by 16 $\mu$ s (PLL settling and PA ramp up). |
| 11 | t <sub>TR11</sub> | BUSY_TX $\rightarrow$            | PLL_ON  | 32                     | 32 µs PLL settling time to TX frequency                                                                     |
| 12 | t <sub>TR12</sub> | All states $\rightarrow$         | TRX_OFF | 1                      | Using TRX_CMD FORCE_TRX_OFF (see register 0x02), not valid for SLEEP mode                                   |
| 13 | t <sub>TR13</sub> | $\overline{RST} = L \rightarrow$ | TRX_OFF | 120                    | Depends on external bypass capacitor at DVDD (1 $\mu$ F nom), not valid for P_ON mode                       |

| The state transition timing is calculated based on the timing of the individual blocks shown in |
|-------------------------------------------------------------------------------------------------|
| Figure 7-2. The worst case values include maximum operating temperature, minimum supply         |
| voltage, and device parameter variations.                                                       |





\_

### Table 7-4.Block Settling Time

| Block            | Time [µs]<br>(typical) | Time [µs]<br>(worst case) | Comments                                                                                      |
|------------------|------------------------|---------------------------|-----------------------------------------------------------------------------------------------|
| XOSC             | 500                    | 1000                      | Until clock signal is provided at CLKM pin.<br>Depends on crystal Q factor and load capacitor |
| DVREG            | 60                     | 1000                      | Depends on external bypass capacitor at DVDD (CB3 = 1 $\mu$ F nom., 10 $\mu$ F worst case)    |
| AVREG            | 60                     | 1000                      | Depends on external bypass capacitor at AVDD (CB1 = 1 $\mu$ F nom., 10 $\mu$ F worst case)    |
| PLL, initial     | 100                    | 150                       |                                                                                               |
| $PLL,RX\toTX$    | 1                      | 6                         | PLL settling time                                                                             |
| $PLL, TX \to RX$ | 3                      | 32                        | PLL settling time                                                                             |

5131C-ZIGB-05/22/07

### 7.2 Extended Operating Mode

The Extended Operating Mode goes beyond the basic radio transceiver functionality provided by the Basic Operating Mode to support specific functionality requested by the IEEE 802.15.4-2003 standard such as automatic acknowledgement and automatic frame retransmission. This releases the software developer from the implementation of this functionality using the Basic Operation Mode. This results in a more efficient IEEE 802.15.4-2003 software MAC implementation including reduced code size, the possible use of a smaller microcontroller or the ability to simplify the handling of time-critical tasks.

The Extended Operating Mode is designed to support IEEE 802.15.4-2003 standard compliant frames. While using the Extended Operating Mode for direct data transmissions, the AT86RF230 radio transceiver supports:

- Automatic address filtering
- Automatic acknowledgement (RX\_AACK) and
- Automatic CSMA-CA with optional frame retransmission (TX\_ARET)

The Extended Operating Mode does not support slotted CSMA-CA and indirect data transmissions.

The TX\_ARET transaction consists of:

- CSMA-CA including automatic retry
- Frame transmission and automatic FCS field generation
- Reception of ACK frame (if ACK was requested)
- Automatic retry of transmissions if ACK was expected but not received
- Interrupt signaling with return code

The RX\_AACK transaction consists of:

- Frame reception and automatic FCS check
- Address filtering
- Interrupt indicating frame reception, if it passes address filtering and FCS check
- Automatic ACK frame transmission (if the received frame passed the address filter and FCS check and if an ACK is required by the frame type and ACK request)

Automatic FCS generation can be used in conjunction with the TX\_ARET states. In RX\_AACK states, an automatic FCS check is always performed for incoming frames. To generate a valid ACK frame the automatic FCS generation must be enabled in RX\_AACK states.

In RX\_AACK states, an ACK frame is always sent with the frame pending subfield set to 0. In TX\_ARET states, an ACK is accepted if the FCS is valid, and if the sequence number of the ACK matches the sequence number of the previously transmitted frame. The value of the frame pending subfield is ignored.

A state diagram of the Extended Operating Mode states is shown in **Figure 7-4**. Yellow marked states represent the Basic Operating Mode, blue marked states represent the Extended Operating Mode.





Figure 7-4. Extended Operating Mode State Diagram



<sup>26</sup> AT86RF230

### 7.2.1 Configuration and State Control

The use of the Extended Operating Mode is based on Basic Operating Mode functionality, for details see section 7.1.

### Configuration

### RX\_AACK:

- Set register bit TX\_AUTO\_CRC\_ON = 1 (register 0x05)
- Setup registers 0x20 0x2B for PAN-ID and IEEE address
- Configure register bit I\_AM\_COORD (register 0x2E)

### TX\_ARET:

- Set register bit TX\_AUTO\_CRC\_ON = 1 (register 0x05)
- Configure CSMA-CA
  - MAX\_FRAME\_RETRIES (register 0x2C)
  - MAX\_CSMA\_RETRIES (register 0x2C)
  - CSMA\_SEED (registers 0x2D, 0x2E)
  - MIN\_BE (register 0x2E)
- Configure CCA (see section 8.7)

The MIN\_BE register bits (register 0x2E) sets the minimum back-off exponent (refer to the IEEE 802.15.4-2003 standard), and the CSMA\_SEED\_0 and CSMA\_SEED\_1 register bits (registers 0x2D, 0x2E) define a random seed for the back-off-time random-number generator in the AT86RF230. The register bits MAX\_CSMA\_RETRIES (register 0x2C) configures how often the radio transceiver retries the CSMA-CA algorithm after a busy channel is detected. MAX\_FRAME\_RETRIES (register 0x2C) defines the maximum number of frame retransmissions.

### State Control

### RX\_AACK:

The state RX\_AACK\_ON is entered by writing the command RX\_AACK\_ON to the register bits TRX\_CMD in register 0x02 (TRX\_STATE). The state change can be confirmed by reading register 0x01 (TRX\_STATUS), that changes to RX\_AACK\_ON or BUSY\_RX\_AACK on success.

### TX\_ARET:

Similarly, TX\_ARET\_ON state is activated by setting register bits TRX\_CMD (register 0x02) to TX\_ARET\_ON. The radio transceiver is in the TX\_ARET\_ON state after TRX\_STATUS (register 0x01) changes to TX\_ARET\_ON.





# **Register Summary**

### Table 7-5. Register Summary

| RegAddr.    | Register Name | Description                          |
|-------------|---------------|--------------------------------------|
| 0x01        | TRX_STATUS    | Radio transceiver status, CCA result |
| 0x02        | TRX_STATE     | State control                        |
| 0x05        | PHY_TX_PWR    | TX_AUTO_CRC_ON                       |
| 0x20 - 0x2B |               | Address filter configuration         |
| 0x2C        | XAH_CTRL      | Retries value control                |
| 0x2D        | CSMA_SEED_0   | CSMA seed value                      |
| 0x2E        | CSMA_SEED_1   | CSMA seed value, I_AM_COORD, MIN_BE  |

# **Register Description**

| Table 7-6. | TRX_STATUS (0x01) - Status of Extended Operating Mode |
|------------|-------------------------------------------------------|
|------------|-------------------------------------------------------|

| Bit | Field Name | Reset | R/W | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|------------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | CCA_DONE   | 0     | R   | 0: CCA calculation in progress<br>1: CCA calculation done                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6   | CCA_STATUS | 0     | R   | Indicates an idle channel from CCA module.<br>0: channel is busy<br>1: channel is idle                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 5   |            | 0     | R   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 4:0 | TRX_STATUS | 0     | R   | Current radio transceiver status.         0:       P_ON         1:       BUSY_RX         2:       BUSY_TX         6:       RX_ON         8:       TRX_OFF (Clock State)         9:       PLL_ON (TX_ON)         15:       SLEEP         17:       BUSY_RX_AACK         18:       BUSY_TX_ARET         22:       RX_AACK_ON         25:       TX_ARET_ON         28:       RX_ON_NOCLK         29:       RX_AACK_ON_NOCLK         30:       BUSY_RX_AACK_NOCLK         31:       STATE_TRANSITION_IN_PROGRESS |

| Bit | Field Name  | Reset | R/W | Comments                                                                                                                                                                                                                                                                                                              |
|-----|-------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | TRAC_STATUS | 0     | R   | 0: SUCCESS<br>3: CHANNEL_ACCESS_FAILURE<br>5: NO_ACK<br>All other values are reserved.                                                                                                                                                                                                                                |
| 4:0 | TRX_CMD     | 0     | R/W | Radio transceiver control commands:         0:       NOP         2:       TX_START         3:       FORCE_TRX_OFF         6:       RX_ON         8:       TRX_OFF (Clock State)         9:       PLL_ON (TX_ON)         22:       RX_AACK_ON         25:       TX_ARET_ON         All other values are mapped to NOP. |

 Table 7-7.
 TRX\_STATE (0x02) – Control of Extended Operating Mode

# 7.2.2 Interrupt Handling in Extended Operating Mode

The interrupts in the Extended Operating Mode are handled differently compared to the Basic Operating Mode (see section 6.4). The number of possible interrupts is reduced to a necessary minimum of events. This minimizes the interaction between microcontroller and AT86RF230 to reduce the overall power consumption. The differences in the interrupt handling are described in the following table.

 Table 7-8.
 Interrupt Description for Extended Operating Mode

| IRQ Register Bit | IRQ Name  |           | Special handling in Extended Operating Mode                                                                                                                                       |
|------------------|-----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7                | IRQ_7: BA | AT_LOW    | No special handling                                                                                                                                                               |
| 6                | IRQ_6: TF | RX_UR     | No special handling                                                                                                                                                               |
| 3                | IRQ_3: TF | RX_END    | TX_ARET:       Indicates the completion of TX_ARET algorithm.         RX_AACK:       Indicates the successful frame reception. Frame data can be uploaded to the microcontroller. |
| 2                | IRQ_2: RX | X_START   | Not used                                                                                                                                                                          |
| 1                | IRQ_1: PL | LL_UNLOCK | Disabled for regular operation. In case of occurrence, the device status needs to be examined (see AVR2001 "AT86RF230 - Software Programmer's Guide").                            |
| 0                | IRQ_0: PL | LL_LOCK   | Disabled for regular operation. In case of occurrence, the device status needs to be examined (see AVR2001 "AT86RF230 - Software Programmer's Guide").                            |





# 7.2.3 Extended Operation Mode Description

### 7.2.3.1 RX\_AACK\_ON – Receive with Automatic ACK

In the RX\_AACK\_ON state, the radio transceiver listens for incoming frames. After detecting a frame start, the radio transceiver parses the frame contents of the MAC header (MHR). The filtering procedure as described in IEEE 802.15.4-2003 chapter 7.5.6.2. (third level filter rules) is applied to the frame. It accepts only frames that satisfy all of the following requirements (quote from IEEE 802.15.4-2003):

- The frame type subfield of the frame control field shall not contain an illegal frame type.
- If the frame type indicates that the frame is a beacon frame, the source PAN identifier shall match macPANId unless macPANId is equal to 0xFFFF, in which case the beacon frame shall be accepted regardless of the source PAN identifier.
- If a destination PAN identifier is included in the frame, it shall match macPANId or shall be the broadcast PAN identifier (0xFFFF).
- If a short destination address is included in the frame, it shall match either macShortAddress or the broadcast address (0xFFFF). Otherwise, if an extended destination address is included in the frame, it shall match an ExtendedAddress.
- If only source addressing fields are included in a data or MAC command frame, the frame shall be accepted only if the device is a PAN coordinator and the source PAN identifier matches macPANId. Any frames rejected by these rules are discarded.

A frame is also discarded if the FCS is invalid. Otherwise, the TRX\_END interrupt is issued after the reception of the frame is completed. The microcontroller can then upload the frame.

The AT86RF230 detects whether an ACK frame needs to be sent. In that case, the radio transceiver automatically generates an ACK frame and transmits this frame 12 symbol periods after the end of the received frame. The frame pending subfield is always 0. The sequence number is copied from the received frame. During these operations the radio transceiver remains in BUSY\_RX\_AACK state.

The general functionality of the RX\_AACK is shown in Figure 7-5.

The timing of an RX\_AACK transaction is shown in **Figure 7-6**. An example data frame of length 10 with an ACK request is received. A state change to BUSY\_RX\_AACK is performed after SFD detection. The completion of the frame reception is indicated by a TRX\_END interrupt. The ACK frame is transmitted after a wait period of 12 symbols (192 µs).

# <sup>30</sup> AT86RF230

AT86RF230









5131C-ZIGB-05/22/07

7.2.3.2 TX\_ARET\_ON - Transmit with Automatic CSMA-CA Retry

The implemented TX\_ARET algorithm is shown in **Figure 7-7**.

In TX\_ARET states, the AT86RF230 first executes the CSMA-CA algorithm. If the channel is idle, the previously downloaded frame is transmitted. If the acknowledgement request subfield is 1 in a MAC command or data frame, the radio transceiver checks for an ACK reply. It indicates the completion of the transaction by issuing a TRX\_END interrupt. After the TRX\_END interrupt, the microcontroller may read the value of the TRAC\_STATUS register bits (register 0x02) to determine whether or not the transaction was successful.

The TX\_ARET transaction is started by either a rising edge on SLP\_TR pin or writing a TX\_START command to register 0x02 (TRX\_STATE), see **Figure 7-8**. The radio transceiver executes the CSMA-CA algorithm as defined by IEEE 802.15.4-2003 section 7.5.1.4. If a clear channel is detected during CSMA-CA execution, the radio transceiver proceeds to transmit the frame.

It is recommended to download the transmit data before starting the transaction.

During transmission the AT86RF230 parses the frame control field of the downloaded frame to check if an ACK reply is expected.

If an ACK is expected, the radio transceiver switches into receive mode to wait for a valid ACK reply. If no valid ACK is received or a timeout (after 544 µs) occurred, the radio transceiver retries the entire transaction, including CSMA-CA execution. This repeats until the frame has been acknowledged or the maximum number of retransmissions (as set by the register bits MAX\_FRAME\_RETRIES in register 0x2C) has been reached. In this case, the TRX\_END interrupt is issued and the value of TRAC\_STATUS is set to NO\_ACK. If a valid ACK is found, the TRX\_END interrupt is issued. In this case, TRAC\_STATUS is set to SUCCESS.

If no ACK is expected, the radio transceiver issues a TRX\_END interrupt after the frame transmission has been completed. The value of register bits TRAC\_STATUS (register 0x02) is set to SUCCESS.

If the CSMA-CA did not detect a clear channel, the channel access is retried as specified by the register bits MAX\_CSMA\_RETRIES (register 0x2C). In case that CSMA-CA does not detect a clear channel after MAX\_CSMA\_RETRIES, it aborts the transaction, issues the TRX\_END interrupt, and sets the value of the TRAC\_STATUS register bits to CHANNEL\_ACCESS\_FAILURE.

AT86RF230







### **Figure 7-8.** Timing Example of a TX\_ARET Transaction



#### 7.2.3.3 RX\_AACK\_NOCLK - RX\_AACK\_ON without CLKMf

If the AT86RF230 is listening for an incoming frame and the microcontroller is not running an application, the microcontroller can be powered down to decrease the total system power consumption. This special power-down scenario for systems running in clock synchronous mode (see section 6) is supported by the AT86RF230 using the state RX\_AACK\_ON\_NOCLK.

This RX\_AACK\_NOCLK state is entered by setting SLP\_TR = H while the AT86RF230 is in the RX\_AACK\_ON state. The CLKM pin is disabled 35 clock cycles after the rising edge at the SLP\_TR pin. This allows the microcontroller to complete its power-down sequence.

In case of the reception of a valid frame, the TRX\_END interrupted is issued and CLKM is turned on again. A received frame is considered valid if it passes address filtering and has a correct FCS. If an ACK was requested the radio transceiver enters BUSY\_RX\_AACK state and follows the procedure described in section 7.2.3.1.

After the transaction has been completed, the radio transceiver reenters the RX\_AACK\_ON state.

The radio transceiver reenters the RX\_AACK\_ON\_NOCLK state only, when the next rising edge at SLP\_TR pin occurs.

If the radio transceiver is in the RX\_AACK\_ON\_NOCLK state, and the SLP\_TR pin is reset to logic low, it enters the RX\_AACK\_ON state, and it starts to supply clock on the CLKM pin again.

<sup>34</sup> AT86RF230

5131C-ZIGB-05/22/07

# **8** Functional Description

# 8.1 Introduction - Frame Format

Figure 8-1 provides an overview of the overall frame structure defined by the IEEE 802.15.4-2003 standard.

Figure 8-1. IEEE 802.15.4-2003 Frame Format (Upper Part: PHY-Layer Frame Structure; Bottom Part: MAC-Layer Frame Elements Details)

|                                                                                                |    |       |      |          |          |   | PHY                                                         | Protoco | l Layer [ | Data Uni | it (PPDl  | ))        |       |    |    |    |     |
|------------------------------------------------------------------------------------------------|----|-------|------|----------|----------|---|-------------------------------------------------------------|---------|-----------|----------|-----------|-----------|-------|----|----|----|-----|
| Preamble Sequence SFD                                                                          |    |       |      |          |          |   | Frame PHY Payload                                           |         |           |          |           |           |       |    |    |    |     |
| 5 octets<br>Synchronisation Header (SHR)                                                       |    |       |      |          |          |   | 1 octet max. 127 octets<br>PHR PHY Service Data Unit (PSDU) |         |           |          |           |           |       |    |    |    |     |
| MAC Protocol Layer Data Unit (MPDU)                                                            |    |       |      |          |          |   |                                                             |         |           |          |           |           |       |    |    |    |     |
|                                                                                                |    |       |      |          |          |   |                                                             |         |           |          |           |           |       |    |    |    |     |
|                                                                                                | MA | C Hea | ader | (MHR)    |          |   |                                                             |         |           | Ν        | /IAC Pa   | yload     |       |    |    |    | MFR |
| FC                                                                                             | F  | Seq.  | Ade  | dressiną | g Fields |   |                                                             |         | M         | AC Serv  | vice Data | a Unit (N | ISDU) |    |    |    | FCS |
| 0/4/6/8/10/12/14/18/20 octets                                                                  |    |       |      |          |          |   |                                                             |         |           |          |           |           |       |    |    |    |     |
| Destination<br>PAN ID         Destination address         Source PAN ID         Source address |    |       |      |          |          |   |                                                             |         |           |          |           |           |       |    |    |    |     |
| 1 octet<br>Sequence<br>number<br>CRC-16                                                        |    |       |      |          |          |   |                                                             |         |           |          |           |           |       |    |    |    |     |
|                                                                                                |    |       |      |          |          |   |                                                             |         | •         |          |           |           |       |    |    |    |     |
| 2 octets Frame Control Field                                                                   |    |       |      |          |          |   |                                                             |         |           |          |           |           |       |    |    |    |     |
| 0                                                                                              | 1  | 2     | 2    | 3        | 4        | 5 | 6                                                           | 7       | 8         | 9        | 10        | 11        | 12    | 13 | 14 | 15 |     |
| Frame type Sec. Frame ACK Intra Reserved Destination Reserved Source                           |    |       |      |          |          |   |                                                             |         |           |          |           |           |       |    |    |    |     |

# 8.1.1 PHY Protocol Layer Data Unit (PPDU)

pending

Intra PAN

required

enabled

### 8.1.1.1 Synchronization Header (SHR)

The SHR consists of a four-octet preamble field (all zero), followed by a single SFD which has the predefined value 0xA7. When transmitting, the SHR is automatically generated by the AT86RF230, and prefixed to the frame that has been downloaded by the microcontroller. The transmission of the SHR requires 160 µs (10 symbols). This allows the microcontroller to

addressing mode



Reserved

Frame type

addressing mode

Reserved

initiate a transmission without having the current frame data already loaded into the radio transceiver, and subsequently start downloading the frame contents afterwards.

During frame reception, the SHR is matched by the receiver logic, and used to determine the time where the incoming frame actually starts.

#### 8.1.1.2 PHY Header (PHR)

The PHY header consists of a single octet following the SHR. The least significant 7 bits of that octet denote the frame length of the following PSDU, while the most significant bit of that octet is reserved, and must be written as 0.

The PHR is to be supplied by the microcontroller during frame download.

During reception, the frame length is passed up during frame upload as the first octet, with the most significant bit always set to 0.

#### 8.1.1.3 PHY Payload (PHY Service Data Unit, PSDU)

The PSDU has a variable length between one and 127 octets.

### 8.1.2 MAC Protocol Layer Data Unit (MPDU)

#### 8.1.2.1 MAC Header (MHR) Fields

The MAC header consists of the Frame Control Field (FCF), a sequence number, and the addressing fields (which are of variable length, and can even be empty in certain situations).

#### 8.1.2.2 Frame Control Field (FCF

The FCF consists of 16 bits, and occupies the first two octets of the MPDU.

Bit [2:0]: describe the frame type. Table 8-1 summarizes frame types defined by IEEE 802.15.4-2003.

|           | TEEE COEFFORT ECCOTTAINS Types |
|-----------|--------------------------------|
| Bits[2:0] | Description                    |
| 000       | Beacon frame                   |
| 001       | Data frame                     |
| 010       | Acknowledgment (ACK) frame     |
| 011       | MAC command frame              |

| Table 8-1. | IEEE 802.15.4-2003 Frame | Types |
|------------|--------------------------|-------|
|------------|--------------------------|-------|

Values other than those mentioned in Table 8-1 are reserved, and should not be used.

Bit 3: indicates whether security processing applies to this frame. This field is not used by the AT86RF230.

Bit 4: is the "frame pending" subfield. This field can be set in an acknowledgment frame to indicate to the node receiving the acknowledgment frame that the node sent the acknowledgment frame has more data to send.

Bit 5: forms the "acknowledgment request" subfield. If this bit is set within a data or MAC command frame that is not broadcast, the recipient shall acknowledge the reception of the frame within the time specified by IEEE 802.15.4-2003 (i.e. within 192  $\mu$ s for nonbeacon-enabled networks).

# <sup>36</sup> AT86RF230

Bit 6: the "Intra-PAN" subfield indicates that in a frame where both, the destination and source addresses are present, the PAN ID is omitted from the source address field. This bit is evaluated by the address filter logic of the AT86RF230.

Bit [11:10]: the "Destination address mode" subfield describes the format of the destination address of the frame. The values of the address modes are summarized in Table 8-2, according to IEEE 802.15.4-2003:

|                            | EEE 002.10.1 2000 / laarooo maaaoo |
|----------------------------|------------------------------------|
| Bits[11:10]<br>Bits[15:14] | Description                        |
| 00                         | Address not present                |
| 01                         | Reserved, must not be used         |
| 10                         | Address is 16-bit short            |
| 11                         | Address is 64-bit extended address |

Table 8-2. IEEE 802.15.4-2003 Address Modes

If the destination address mode is either 2 or 3 (i.e. if the destination address is present at all), it always consists of a 16-bit PAN ID first, followed by either the 16-bit or 64-bit address as described by the mode.

Bit [15:14]: form the "Source address mode" subfield, with similar meaning as "Destination address mode".

The address field description bits of the FCF (Bits 6, 10, 11, 14, 15) affect the address filter logic of the AT86RF230 while operating in RX\_AACK states.

#### 8.1.2.3 Sequence number

The one-octet sequence number following the FCF identifies a particular frame, so that duplicated frame transmissions can be detected. While operating in RX\_AACK states, the content of this field is copied into the acknowledgment frame.

#### 8.1.2.4 Addressing fields

The addressing fields terminate the MHR. The destination address (if present) is always transmitted first, followed by the source address (if present). Each address consists of the PAN ID and a device address. If both addresses are present, and the "Intra PAN" subfield in the FCF is set to 1, the source PAN ID is omitted.

Note that in addition to these general rules, IEEE 802.15.4-2003 further restricts the valid address combinations for the individual possible MAC frame types. For example, the situation where both addresses are omitted (source addressing mode = 0 and destination addressing mode = 0) is only allowed for acknowledgment frames. The address filter in the AT86RF230 has been designed to apply to IEEE 802.15.4-2003 compliant frames only.

#### 8.1.2.5 MAC Service Data Unit (MSDU

This is the actual MAC payload. It is usually structured according to the individual frame type descriptions in IEEE 802.15.4-2003.

#### 8.1.2.6 MAC Footer (MFR) Fields

The MAC footer consists of a two-octet Frame Checksum (FCS), for details refer to section 8.2.



#### 8.2 Frame Check Sequence (FCS)

By definition, the frame check sequence main features are:

- Indicates bit errors
- Contains a CRC of length 16 bit
- Uses International Telecommunication Union (ITU) CRC polynomial

#### 8.2.1 Overview

The FCS is intended for use at the PHY level to detect corrupted frames. It is computed by applying an ITU CRC polynomial to all transmitted bytes following the length field (MHR and MSDU fields). The frame check sequence has a length of 16 bit and is located in the last two bytes of a frame.

By default, the generation of the FCS bytes and the FCS is not applied by the AT86RF230. For transmit, the AT86RF230 can be configured to autonomously compute the FCS.

The Extended Operating Mode of the AT86RF230 autonomously handles the check and the generation of the FCS bytes. The register bit TX\_AUTO\_CRC\_ON in register 0x05 (PHY\_TX\_PWR) needs to be set to 1 to enable this feature.

#### 8.2.2 CRC calculation

The CRC polynomial used in IEEE 802.15.4-2003 networks is defined by

$$G_{16}(x) = x^{16} + x^{12} + x^5 + 1$$

The FCS shall be calculated for transmission using the following algorithm:

Let

$$M(x) = b_0 x^{k-1} + b_1 x^{k-2} + \dots + b_{k-2} x + b_{k-1}$$

be the polynomial representing the sequence of bits for which the checksum is to be computed. Multiply M(x) by  $x^{16}$ , giving the polynomial

$$N(x) = M(x) \cdot x^{16}$$

Divide N(x) modulo 2 by the generator polynomial,  $G_{16}(x)$ , to obtain the remainder polynomial,

 $R(x) = r_0 x^{15} + r_1 x^{14} + \dots + r_{14} x + r_{15}$ 

The FCS field is given by the coefficients of the remainder polynomial, R(x).

#### Example:

Considering a 5 octet ACK frame. The MHR field consists of

0100 0000 0000 0000 0101 0110.

The leftmost bit  $(b_0)$  is transmitted first in time. The FCS would be following

0010 0111 1001 1110.

The leftmost bit  $(r_0)$  is transmitted first in time.

#### 8.2.3 Automatic FCS generation

An automatic FCS generation is enabled by setting register bit TX\_AUTO\_CRC\_ON. This allows the AT86RF230 to compute the FCS autonomously. For a frame with a frame length field specified as N ( $3 \le N \le 127$ ), the FCS is calculated on the first N-2 octets in the Frame Buffer, and the resulting FCS field is transmitted in place of the last two octets from the Frame Buffer.

#### Example:

A frame transmission of length five with TX\_AUTO\_CRC\_ON set, is started with a frame download of five bytes (the last two bytes can be omitted). The first three bytes are used for FCS generation, the last two bytes are replaced by the FCS.

#### 8.2.4 Automatic FCS check

The Extended Operating Mode has an automatic FCS check. To enable the feature the bit TX\_AUTO\_CRC\_ON needs to be set.

By using RX\_AACK states, the FCS of the incoming frame is automatically checked. If it is not valid, the RX\_AACK procedure does not accept that frame and no TRX\_END interrupt is generated.

By using TX\_ARET states, the FCS of an ACK is automatically checked. If it is not correct, the ACK is not accepted.

Note, there is no automatic FCS check available using the RX states of Basic Operating Mode.

#### 8.3 Frame Buffer

The AT86RF230 contains a 128 byte dual port SRAM. One port is connected to the SPI interface, the other to the internal TX/RX module port. For data communication both ports are independent and simultaneously accessible. Access conflicts are indicated by a TRX under run (TRX\_UR) interrupt. The Frame Buffer is used for the TX and RX operation of the device and can keep one IEEE 802.15.4-2003 TX or one RX frame of maximum length at a time.

The Frame Buffer is physically located in the digital low voltage domain; therefore Frame Buffer access is only possible if the digital voltage regulator is turned on. This is valid in all device states except in SLEEP and P\_ON.

#### 8.3.1 Frame Buffer Data Management

Data in Frame Buffer (received data or data to be transmitted) remains valid as long as

- No new frame is written into the buffer over SPI
- No new frame is received (in any BUSY\_RX state)
- No state change into SLEEP state is made

If the radio transceiver is in any RX state an incoming frame with valid SFD field overwrites the Frame Buffer content 32 µs after the RX\_START interrupt occurs, even if the RX\_START interrupt is disabled. In case the device has to remain in RX\_ON state after a frame reception, the Frame Buffer content needs to be uploaded to the microcontroller as soon as possible. To avoid an unintended Frame Buffer overwrite a state change to PLL\_ON immediately after the frame detection is recommended.

If a received frame upload is delayed and during the upload process a new frame is received, a TRX\_UR interrupt occurs. Even so, the old frame data can be read, if the SPI data rate is higher than the effective over air data rate. A minimum SPI clock rate of 1 MHz is recommended in this special case. Finally it is required to check the uploaded frame data integrity by a FCS check using the microcontroller.





Using the Extended Operating Mode states TX\_ARET\_ON or TX\_ARET\_ON\_NOCLK the radio transceiver switches to RX, if an acknowledgement was requested. In these states received frames are evaluated but not stored in the Frame Buffer. This allows the radio transceiver to wait for an acknowledgement frame and retry the data frame transmission without downloading them again.

A radio transceiver state change, except a transition to SLEEP, does not affect the Frame Buffer contents. If the radio transceiver is forced into SLEEP, the Frame Buffer is powered off and the stored data gets lost.

#### 8.3.2 User accessible Frame Content

The AT86RF230 supports an IEEE 802.15.4-2003 compliant frame format as shown in Figure 8-2.

| Figure | 8-2. | Frame  | Structure |
|--------|------|--------|-----------|
| inguic | U 2. | riunic | Olluoluic |

| - | 5 octets x 32 µs► |                                   | ◀                                               | n octets x 32 µs                 |       |                      |
|---|-------------------|-----------------------------------|-------------------------------------------------|----------------------------------|-------|----------------------|
|   | Preamble Sequence | Start-of-Frame Delimiter<br>(SFD) | Frame Length Field<br>(= payload +2 octets FCS) | Payload                          | FCS   | LQI<br>RX frame only |
|   | 4 octets          | 1 octet                           | 1 octet                                         | max. 127 octets                  |       | 1 octet              |
|   | SHR (PHY gene     | erated)                           |                                                 | variable, stored in Frame Buffer |       |                      |
|   |                   |                                   | Т                                               | X Frame Buffer content           |       |                      |
|   |                   |                                   |                                                 | RX Frame Buffer co               | ntent |                      |

A frame comprises two sections, the internally generated SHR field and the user accessible part stored in the Frame Buffer. The first part of the frame contains the preamble and the SFD field. The variable frame section contains the length field and the frame payload followed by the FCS field.

When using the Basic Operating Mode, the radio transceiver does only evaluate the Frame Length Field (PHR). In any of the receive states the PHY appends to an incoming frame the Link Quality Indicator (LQI) after the last received octet (e.g. FCS). The minimum frame length for a valid LQI value is two octets.

The Frame Buffer content differs depending on the direction of the communication (RX or TX). To access the data follow the procedures described in section 6.2.2.

In any of the receive states, the payload and the LQI value of a successfully received frame can be uploaded from the Frame Buffer. Using the Frame Buffer Access Mode the frame length information is added before the payload. If the SRAM Access Mode is used to read an RX frame, the frame length field cannot be accessed. The preamble or the SFD value cannot be read.

For data transmission it is recommended to download the frame content to the Frame Buffer before the transmission is started. The maximum frame size supported by the radio transceiver is 128 bytes, including PHR and FCS. The frame length must be calculated based on the payload and the two byte FCS. It must be stored as the first byte in the Frame Buffer followed by the payload and the FCS. If the TX\_AUTO\_CRC\_ON bit is set in register 0x05 (PHY\_TX\_PWR), the FCS field is replaced by the automatically calculated FCS during frame transmission. The microcontroller needs to calculate the correct frame length including FCS field and can stop the SPI transfer right after the payload is stored into the Frame Buffer. There is no need to download dummy bytes when using automatic FCS generation.

For non IEEE 802.15.4-2003 frames, the minimum frame length supported by the device is one byte (Frame Length Field + 1 byte data).

#### AT86RF230 40

#### 8.4 Energy Detection (ED)

The main features for the Energy Detection module are:

- 85 unique energy levels defined
- 1 dB resolution
- ±5 dB accuracy

#### 8.4.1 Overview

The receiver Energy Detection measurement is used by a network layer as part of a channel selection algorithm. It is an estimation of the received signal power within the bandwidth of an IEEE 802.15.4-2003 channel. No attempt is made to identify or decode signals on the channel. The ED value is calculated by averaging RSSI values over eight symbols.

#### 8.4.2 Request an ED Measurement

There are two ways implemented in the AT86RF230 to initiate an ED measurement:

- Manually, by writing an arbitrary value to register 0x07 (PHY\_ED\_LEVEL), or
- Automatically, by detecting a valid SFD of an incoming frame.

For manual measurement it is recommended to start the ED measurement while being in states RX\_ON or BUSY\_RX.

For automated measurement the AT86RF230 starts the ED measurement if an SFD field is detected. A valid SFD detection is signalized by an RX\_START interrupt and the register 0x07 (PHY\_ED\_LEVEL) is cleared to 0.

Thus by using Basic Operating Mode, a valid ED value from the currently received frame is accessible 140 µs after the RX\_START interrupt until a new RX\_START interrupt is generated by the next incoming frame or until another ED measurement is initiated manually.

By using the Extended Operating Mode, the RX\_START interrupt is always masked and cannot be used as timing reference. A successful frame reception is only signalized by the TRX\_END interrupt. The minimum time span between a TRX\_END interrupt and a following SFD detection is 96 µs. The ED value needs to be read within this period of time; otherwise, it could be overwritten by the next measurement cycle.

The value of the register 0x07 (PHY\_ED\_LEVEL) is always 0 if the AT86RF230 is not in any of the RX state

#### 8.4.3 Data Interpretation

The PHY\_ED\_LEVEL is an 8-bit register. The ED value of the AT86RF230 radio transceiver has a valid range from 0 to 84 with a resolution of 1 dB. All other values do not occur. If zero is read from the PHY\_ED\_LEVEL register, this indicates that the measured energy is less than -91 dBm (see parameter 9.7.16). Due to environmental conditions (temperature, voltage, semiconductor parameters, etc.) the computed energy value has an accuracy of ±5 dBm, this is to be considered as constant offset over the measurement range.





#### 8.4.4 Register Description

| Bit | Field Name | Reset | R/W | Comments                                                                                                                                                                                                     |
|-----|------------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | ED_LEVEL   | 0     | R   | ED level for current channel.<br>The min. ED value (0) indicates receiver power less than or equal to $RSSI_BASE_VAL$ . The range is 84 dB with a resolution of 1 dB and an absolute accuracy of $\pm 5$ dB. |

#### 8.5 Received Signal Strength Indicator (RSSI)

The Received Signal Strength Indicator main features are:

- Minimum RSSI sensitivity is -91 dBm (RSSI\_BASE\_VAL)
- Dynamic range is 81 dB
- Tolerance within gain step is ±5 dB
- Minimum RSSI value is 0
- Maximum RSSI value is 28

#### 8.5.1 Overview

The RSSI is a 5-bit value indicating the receive power, in steps of 3 dB. The RSSI provides the basis for ED measurement.

#### 8.5.2 Reading RSSI

Using the Basic Operating Mode, the RSSI value is valid at any RX state, and is updated every 2 µs. The current RSSI value is stored to the PHY\_RSSI register.

#### 8.5.3 Data Interpretation

The PHY\_RSSI is an 8-bit register, however, the value is represented in the lowest 5 bits [4:0] and the range is 0 - 28.

An RSSI value of 0 indicates an RF input power of < -91 dBm. For an RSSI value in the range of 1 to 28, the RF input power can be calculated as follows:

 $P_{RF} = RSSI_BASE_VAL + 3 \cdot (RSSI - 1)$ 

#### 8.5.4 Register Description

 Table 8-4
 PHY\_RSSI (0x06) – Received Signal Strength Indication

| Bit | Field Name | Reset | R/W | Comments                                                                                                                                                        |
|-----|------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 |            | 0     | R   | Reserved                                                                                                                                                        |
| 4:0 | RSSI       | 0     | R   | 0: RX input level < RSSI_BASE_VAL<br>28: RX input level ≤ -10 dBm<br>RSSI is a linear curve on a logarithmic input power scale (dBm) with<br>a 3 dB step width. |

# <sup>42</sup> **AT86RF230**

#### 8.6 Link Quality Indication (LQI)

The main features of the Link Quality Indication module are:

- LQI values ranging from 0 to 255
- Uniform resolution

#### 8.6.1 Overview

IEEE 802.15.4-2003 defines the LQI measurement as a characterization of the strength and/or quality of a received packet. The LQI measurement of the AT86RF230 is implemented as a characterization of both the quality and signal strength. The LQI measurement is an average correlation value of multiple symbols that is calculated for each received packet with an integer ranging from 0 to 255

#### 8.6.2 Request an LQI Measurement

The LQI byte can be obtained after a frame has been received by the radio transceiver. One additional byte is attached to the received frame containing the LQI value. This information can be read as an extra byte from the Frame Buffer (see section 8.3). The LQI byte can not be uploaded before the TRX\_END interrupt, it is first readable 32 µs after the IRQ occurrence.

#### 8.6.3 Data Interpretation

The minimum LQI value of 0 is associated with a low signal quality, resulting from high signal distortions, and/or a signal strength that is below the receiver sensitivity. The maximum value of 255 is associated with a signal strength higher than the receiver sensitivity and a high signal quality resulting from low signal distortions. The LQI values in between these two limits are uniformly distributed. Signal distortions are mainly generated by interference and multi-path propagation.

#### 8.7 Clear Channel Assessment (CCA)

The main features of the Clear Channel Assessment (CCA) module are:

- All 3 modes available as defined by IEEE 802.15.4-2003 in section 6.7.9
- Adjustable sensitivity of the CCA carrier sense algorithm.
- Adjustable threshold of the energy detection algorithm.

#### 8.7.1 Overview

The CCA is used to detect a clear channel. There are three modes available:

- CCA Mode 1 Energy above threshold. CCA shall report a busy medium upon detecting any energy above the ED threshold.
- CCA Mode 2 Carrier sense only. CCA shall report a busy medium only upon the detection of a signal with the modulation and spreading characteristics of IEEE 802.15.4-2003. This signal may be above or below the ED threshold.
- CCA Mode 3 Carrier sense with energy above threshold. CCA shall report a busy medium only upon the detection of a signal with the modulation and spreading characteristics of IEEE 802.15.4-2003 with energy above the ED threshold.



#### 8.7.2 CCA Request

The CCA modes are configurable via register 0x08 (PHY\_CC\_CCA). The CCA threshold values are configurable using register 0x09 (CCA\_THRES).

The 4-bit value CCA\_CS\_THRES of register 0x09 (CCA\_THRES) can be used for fine tuning the sensitivity of the CCA carrier sense algorithm. Higher values increase the probability of clear channel detection.

The other 4-bit value CCA\_ED\_THRES of register 0x09 (CCA\_THRES) defines the received power threshold of the "energy above threshold" algorithm. The threshold is calculated by RSSI\_BASE\_VAL+2·CCA\_ED\_THRES [dBm]. Any received power above this level is interpreted as a busy channel.

Using the Basic Operating Mode, a CCA request can be initiated manually by setting CCA\_REQUEST = 1 in register 0x08 (PHY\_CC\_CCA), if the AT86RF230 is in any RX state. The current channel status (CCA\_STATUS) and the CCA completion status (CCA\_DONE) are accessible in register 0x01 (TRX\_STATUS). The CCA evaluation is done over eight symbols and the result is accessible 140  $\mu$ s after the request.

#### 8.7.3 Register Description

| Bit | Field Name | Reset | R/W | Comments                                                                                                                                                                                                                                                                                                                                |  |
|-----|------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | CCA_DONE   | 0     | R   | 0: CCA calculation in progress<br>1: CCA calculation done                                                                                                                                                                                                                                                                               |  |
| 6   | CCA_STATUS | 0     | R   | <ul> <li>Indicates an idle channel from CCA module.</li> <li>0: channel is busy</li> <li>1: channel is idle</li> </ul>                                                                                                                                                                                                                  |  |
| 5   |            | 0     | R   | Reserved                                                                                                                                                                                                                                                                                                                                |  |
| 4:0 | TRX_STATUS | 0     | R   | Current radio transceiver status.<br>0: P_ON<br>1: BUSY_RX<br>2: BUSY_TX<br>6: RX_ON<br>8: TRX_OFF (Clock State)<br>9: PLL_ON (TX_ON)<br>15: SLEEP<br>17: BUSY_RX_AACK<br>18: BUSY_TX_ARET<br>22: RX_AACK_ON<br>25: TX_ARET_ON<br>28: RX_ON_NOCLK<br>29: RX_AACK_ON_NOCLK<br>30: BUSY_RX_AACK_NOCLK<br>31: STATE_TRANSITION_IN_PROGRESS |  |

Table 8-5. TRX\_STATUS (0x01) – CCA Result

| Bit | Field Name  | Reset | R/W                                                                              | Comments                                                                                                                           |                                    |  |
|-----|-------------|-------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--|
| 7   | CCA_REQUEST | 0     | R/W                                                                              | 1: starts a CCA check (CCA.request)<br>read value always returns with 0                                                            |                                    |  |
| 6:5 | CCA_MODE    | 1     | R/W                                                                              | CCA Mode:0:Reserved1:Mode 1, energy above threshold2:Mode 2, carrier sense only3:Mode 3, carrier sense with energy above threshold |                                    |  |
| 4:0 | CHANNEL     | 11    | 11 R/W Channel:<br>According to IEEE 802.15.4-<br>All unused values are reserved |                                                                                                                                    | 003 only 11 to 26 are valid.<br>I. |  |
|     |             |       |                                                                                  | Channel I                                                                                                                          | Vlapping                           |  |
|     |             |       |                                                                                  | Channel Number                                                                                                                     | Frequency [MHz]                    |  |
|     |             |       |                                                                                  | 11                                                                                                                                 | 2405                               |  |
|     |             |       |                                                                                  | 12                                                                                                                                 | 2410                               |  |
|     |             |       |                                                                                  | 13                                                                                                                                 | 2415                               |  |
|     |             |       |                                                                                  | 14                                                                                                                                 | 2420                               |  |
|     |             |       |                                                                                  | 15                                                                                                                                 | 2425                               |  |
|     |             |       |                                                                                  | 16                                                                                                                                 | 2430                               |  |
|     |             |       |                                                                                  | 17                                                                                                                                 | 2435                               |  |
|     |             |       |                                                                                  | 18                                                                                                                                 | 2440                               |  |
|     |             |       |                                                                                  | 19                                                                                                                                 | 2445                               |  |
|     |             |       |                                                                                  | 20                                                                                                                                 | 2450                               |  |
|     |             |       |                                                                                  | 21                                                                                                                                 | 2455                               |  |
|     |             |       |                                                                                  | 22                                                                                                                                 | 2460                               |  |
|     |             |       |                                                                                  | 23                                                                                                                                 | 2465                               |  |
|     |             |       |                                                                                  | 24                                                                                                                                 | 2470                               |  |
|     |             |       |                                                                                  | 25                                                                                                                                 | 2475                               |  |
|     |             |       |                                                                                  | 26                                                                                                                                 | 2480                               |  |

#### Table 8-7. CCA\_THRES (0x09) – CCA\_ED and CCA\_CS Threshold

| Bit | Field Name   | Reset | R/W | Comments                                                                              |
|-----|--------------|-------|-----|---------------------------------------------------------------------------------------|
| 7:4 | CCA_CS_THRES | 12    | R/W | Threshold for CCA_CS                                                                  |
| 3:0 | CCA_ED_THRES | 7     | R/W | An ED value above the threshold indicates a busy channel during a CCA_ED measurement. |



#### 8.8 Voltage Regulators (AVREG, DVREG)

The main features of the Voltage Regulator modules are:

- Bandgap stabilized 1.8V supply for analog and digital domain.
- Low dropout (LDO) voltage regulator
- Configurable for usage of external voltage regulator

#### 8.8.1 Overview

The internal voltage regulators supply a stable voltage to the AT86RF230. The AVREG provides the regulated 1.8V supply voltage for the analog section and the DVREG supplies the 1.8V supply voltage for the digital section. A simplified schematic of the internal voltage regulator is shown in **Figure 8-3**.



#### 8.8.2 Configure the Voltage Regulators

The voltage regulators can be configured by the register 0x10 (VREG\_CTRL).

It is recommended to use the internal regulators, but it is also possible to supply the low voltage domains by an external voltage source. For this configuration, the internal regulators need to be switched off by setting the register bits to the values  $AVREG_EXT = 1$  and  $DVREG_EXT = 1$ . A regulated external supply voltage of 1.8V needs to be connected to the pins DVDD and AVDD. When turning on the external supply, ensure a sufficiently long stabilization time before interacting with the AT86RF230.

#### 8.8.3 Data Interpretation

The status bit values  $AVDD_OK = 1$  and  $DVDD_OK = 1$  indicate an enabled and stable internal supply voltage. Reading 0 indicates a disabled or unstable internal supply voltage.

### <sup>46</sup> AT86RF230

5131C-ZIGB-05/22/07

#### 8.8.4 Register Description

| Bit | Field Name | Reset | R/W | Comments                                                                |  |  |  |
|-----|------------|-------|-----|-------------------------------------------------------------------------|--|--|--|
| 7   | AVREG_EXT  | 0     | R/W | 0: use internal analog voltage reg<br>1: use external voltage regulator |  |  |  |

 Table 8-8.
 VREG\_CTRL (0x10) - Voltage Regulator Control

| 7   | AVREG_EXT | 0 | R/W | 0: use internal analog voltage regulator<br>1: use external voltage regulator                                                              |
|-----|-----------|---|-----|--------------------------------------------------------------------------------------------------------------------------------------------|
| 6   | AVDD_OK   | 0 | R   | <ul><li>0: internal analog voltage regulator is disabled</li><li>1: internal analog voltage regulator is enabled and stable</li></ul>      |
| 5:4 |           | 0 | R/W | Reserved                                                                                                                                   |
| 3   | DVREG_EXT | 0 | R/W | 0: use internal digital voltage regulator<br>1: use external voltage regulator                                                             |
| 2   | DVDD_OK   | 0 | R   | <ul> <li>0: internal digital voltage regulator is disabled</li> <li>1: internal digital voltage regulator is enabled and stable</li> </ul> |
| 1:0 |           | 0 | R/W | Reserved                                                                                                                                   |

#### 8.9 Battery Monitor (BATMON)

The main features of the battery monitor are:

- Programmable voltage threshold range: 1.7V to 3.675V
- Battery low voltage interrupt

#### 8.9.1 Overview

The battery monitor (BATMON) detects and indicates a low supply voltage. This is done by comparing the voltage on the external supply pin (EVDD) with a programmable internal threshold voltage. A simplified schematic of the BATMON with the most important input and output signals is shown in **Figure 8-4**.





#### 8.9.2 Configuring BATMON

The BATMON can be configured using the register 0x11 (BATMON). Register bits BATMON\_VTH sets the threshold voltage. It is programmable with a resolution of 75 mV in the upper voltage range (BATMON\_HR = 1) and with a resolution of 50 mV in the lower voltage range (BATMON\_HR = 0).

#### 8.9.3 Data Interpretation

The signal bit BATMON\_OK of register 0x11 (BATMON) indicates the current value of the battery voltage:

- If BATMON\_OK = 0, the battery voltage is lower than the threshold voltage
- If BATMON\_OK = 1, the battery voltage is higher than the threshold voltage

The interrupt IRQ\_7 (BAT\_LOW) is automatically generated if the battery voltage drops below the programmed threshold (see control register 0x0E and 0x0F). The interrupt is issued only if BATMON\_OK changes from 1 to 0.

No interrupt is generated when:

- The battery voltage is under the default 1.8V threshold at power up (BATMON\_OK was never 1), or
- A new threshold is set, which is still above the current supply voltage (BATMON\_OK remains 0).

After setting a new threshold, the value BATMON\_OK should be read out to verify the current supply voltage value.

When the battery voltage is close to the programmed threshold voltage, noise or temporary voltage drops may generate unwanted interrupts. To avoid this:

- Disable the IRQ\_7 (BAT\_LOW) in register 0x0E (IRQ\_MASK) and treat the battery as empty, or
- Set a lower threshold value.

Note: The battery monitor is inactive during P\_ON and SLEEP states, see control register 0x01 (TRX\_STATUS).

## 8.9.4 Register Description

| Table 8-9. | BATMON (0x11) – Battery Monitor Configuration |
|------------|-----------------------------------------------|
|------------|-----------------------------------------------|

| Bit | Field Name | Reset | R/W | Comments                             |                              |                              |  |  |  |
|-----|------------|-------|-----|--------------------------------------|------------------------------|------------------------------|--|--|--|
| 7:6 |            | 0     | R   | Reserved                             |                              |                              |  |  |  |
| 5   | BATMON_OK  | 0     | R   | Result of battery monit0:VDD < BATMO | DN_VTH                       |                              |  |  |  |
| 4   | BATMON_HR  | 0     | R/W | High range switch (ma                | pping see BATMON_VT          | Ή)                           |  |  |  |
| 3:0 | BATMON_VTH | 2     | R/W | Threshold voltage:                   |                              |                              |  |  |  |
|     |            |       |     | I                                    | BATMON_VTH Mappin            | g                            |  |  |  |
|     |            |       |     | Value                                | Voltage [V]<br>BATMON_HR = 1 | Voltage [V]<br>BATMON_HR = 0 |  |  |  |
|     |            |       |     | 0                                    | 2.550                        | 1.70                         |  |  |  |
|     |            |       |     | 1                                    | 2.625                        | 1.75                         |  |  |  |
|     |            |       |     | 2 2.700 1.80                         |                              |                              |  |  |  |
|     |            |       |     | 3                                    | 2.775                        | 1.85                         |  |  |  |
|     |            |       |     | 4                                    | 2.850                        | 1.90                         |  |  |  |
|     |            |       |     | 5                                    | 2.925                        | 1.95                         |  |  |  |
|     |            |       |     | 6                                    | 3.000                        | 2.00                         |  |  |  |
|     |            |       |     | 7                                    | 3.075                        | 2.05                         |  |  |  |
|     |            |       |     | 8                                    | 3.150                        | 2.10                         |  |  |  |
|     |            |       |     | 9                                    | 3.225                        | 2.15                         |  |  |  |
|     |            |       |     | 10                                   | 3.300                        | 2.20                         |  |  |  |
|     |            |       |     | 11                                   | 3.375                        | 2.25                         |  |  |  |
|     |            |       |     | 12                                   | 3.450                        | 2.30                         |  |  |  |
|     |            |       |     | 13                                   | 3.525                        | 2.35                         |  |  |  |
|     |            |       |     | 14                                   | 3.600                        | 2.40                         |  |  |  |
|     |            |       |     | 15                                   | 3.675                        | 2.45                         |  |  |  |



#### 8.10 Crystal Oscillator (XOSC)

The main crystal oscillator features are:

- 16 MHz amplitude controlled crystal oscillator
- 500 µs typical settling time
- Integrated trimming capacitance array
- Programmable clock output (CLKM)

#### 8.10.1 Overview

The crystal oscillator generates the reference frequency for the AT86RF230. All other internally generated frequencies of the radio transceiver are derived from this unique frequency. Therefore, the overall system performance is mainly based on the accuracy of this reference frequency. The external components of the crystal oscillator should be selected carefully and the related board layout should be done meticulously (see section 5).

The register 0x12 (XOSC\_CTRL) provides access to the control signals of the oscillator. Two operating modes are supported. It is recommended to use the integrated oscillator setup as described in **Figure 8-5**, nevertheless a reference frequency can be fed to the internal circuitry by using an external clock reference as shown in **Figure 8-6**.

#### 8.10.2 Integrated Oscillator Setup

Using the internal oscillator, the oscillation frequency strongly depends on the load capacitance between the crystal pins XTAL1 and XTAL2. The total load capacitance must be equal to the specified load capacitance CL of the crystal itself. It consists of the external capacitors CX and parasitic capacitances connected to the XTAL nodes. In **Figure 8-5**, all parasitic capacitances, such as PCB stray capacitances and the pin input capacitance, are summarized to C<sub>PAR</sub>. Additional internal trimming capacitors C<sub>TRIM</sub> are available. Any value in the range from 0 pF to 4.8 pF with a 0.3 pF resolution is selectable using XTAL\_TRIM of register 0x12 (XOSC\_CTRL). To calculate the total load capacitance, the following formula can be used CL =  $0.5 \cdot (CX+C_{TRIM}+C_{PAR})$ .

The trimming capacitors provide the possibility of reducing frequency deviations caused by production process variations or by external components tolerances. Note that the oscillation frequency can be reduced only by increasing the trimming capacitance. The frequency deviation caused by one step of CTRIM decreases with increasing crystal load capacitor values.

A magnitude control circuit is included to ensure stable operation under different operating conditions and for different crystal types. A high current during the amplitude build-up phase guarantees a low start-up time. At stable operation, the current is reduced to the amount necessary for a robust operation. This also keeps the drive level of the crystal low.

Generally, crystals with a higher load capacitance are less sensitive to parasitic pulling effects caused by external component variations or by variations of board and circuit parasitics. On the other hand, a larger crystal load capacitance results in a longer start-up time and a higher steady state current consumption.

### 50 AT86RF230



Figure 8-5. Simplified XOSC Schematic with External Components

#### 8.10.3 External Reference Frequency Setup

When using an external reference frequency, the signal needs to be connected to pin XTAL1 as indicated in **Figure 8-6** and the register XTAL\_MODE of register 0x12 (XOSC\_CTRL) need to be set to the external oscillator mode. The oscillation peak-to-peak amplitude shall be 400 mV, but not larger than 500 mV.





#### 8.10.4 Master Clock Signal Output (CLKM)

The generated reference clock signal can be fed to a microcontroller using the CLKM pin. The internal 16 MHz raw clock is divided by an internal prescaler. Thus, clock frequencies of 16 MHz, 8 MHz, 4 MHz, 2 MHz or 1 MHz can be supplied by the CLKM pin.

The CLKM frequency and pin driver strength is configurable in register 0x03 (TRX\_CTRL\_0). There are two ways to change the CLKM frequency. If CLKM\_SHA\_SEL = 0, changing the register bits CLKM\_CTRL immediately affects the CLKM frequency. Otherwise (CLKM\_SHA\_SEL = 1) the new clock frequency is supplied when leaving the SLEEP state the next time.





To reduce power consumption and spurious emissions, it is recommended to turn off the CLKM clock when not in use.

### 8.10.5 Register Description

| Table 8-10. | XOSC CTRL | (0x12) - Cr | rystal Oscillator | Control |
|-------------|-----------|-------------|-------------------|---------|
|             |           |             |                   |         |

| Bit | Field Name | Reset | R/W | Comments                                                                                                                                                                            |
|-----|------------|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | XTAL_MODE  | 15    | R/W | <ul> <li>XTAL Modes:</li> <li>0: switched off</li> <li>4: external signal</li> <li>15: internal oscillator</li> <li>All other modes are reserved and should not be used.</li> </ul> |
| 3:0 | XTAL_TRIM  | 0     | R/W | Binary coded capacitance array for XTAL trimming.<br>Values: 0 pF, 0.3 pF,, 4.8 pF                                                                                                  |

| Table 8-11. | TRX CTRL ( | ) (0x03) | – CLKM Pin | Configuration |
|-------------|------------|----------|------------|---------------|
|             |            |          |            |               |

| Bit | Field Name   | Reset | R/W | Comments                                                                                                                                                                                                               |
|-----|--------------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | PAD_IO       | 0     | R/W | Set the output driver current of digital pads (except CLKM pad).<br>0: 2 mA<br>1: 4 mA<br>2: 6 mA<br>3: 8 mA                                                                                                           |
| 5:4 | PAD_IO_CLKM  | 1     | R/W | Set the output driver current of CLKM.<br>0: 2 mA<br>1: 4 mA<br>2: 6 mA<br>3: 8 mA                                                                                                                                     |
| 3   | CLKM_SHA_SEL | 1     | R/W | Shadow the CLKM_CTRL clock changes. If the mode is enabled,<br>changes to the CLKM_CTRL bits take effect only when the radio<br>transceiver leaves the SLEEP state.0:disable (immediate change)<br>1:1:enable (shadow) |
| 2:0 | CLKM_CTRL    | 1     | R/W | Controls the clock frequency at the CLKM pad.0:no clock1:1 MHz2:2 MHz3:4 MHz4:8 MHz5:16 MHz6:no clock7:no clock                                                                                                        |

#### 8.11 Frequency Synthesizer (PLL)

The main PLL features are:

- Fully integrated fractional-N synthesizer
- Generate RX/TX frequencies for all IEEE 802.15.4-2003 2.4 GHz channels derived from a 16 MHz crystal based reference frequency
- Autonomous calibration loops for stable operation within the operating range
- Two PLL-interrupts for status indication

# <sup>52</sup> **AT86RF230**

#### 8.11.1 Overview

The synthesizer of the AT86RF230 is implemented as a fractional-N PLL. The PLL is fully integrated and configurable by registers 0x08 (PHY\_CC\_CCA), 0x1A (PLL\_CF) and 0x1B (PLL\_DCU).

The PLL is turned on when entering the state PLL\_ON and stays on in all receive and transmit states. In state PLL\_ON and all receive states, the PLL settles to the RX frequency according to the adjusted channel center frequency in register 0x08 (PHY\_CC\_CCA).

Two calibration loops ensure correct PLL functionality within the specified operating limits.

#### 8.11.2 Calibration Loops

The center frequency control loop ensures a correct center frequency of the VCO for the currently programmed channel.

The delay calibration unit compensates the phase errors inherent in fractional-N PLLs. Using this technique, unwanted spurious frequency components beside the RF carrier are suppressed, and the PLL behaves similar to an integer-N PLL.

Both calibration routines are initiated automatically when the PLL is turned on. Additionally, the center frequency calibration is running when the PLL is programmed to a different channel (register bits CHANNEL in register 0x08).

If the PLL operates for a long time on the same channel or the operating temperature changes significantly, the control loops should be initiated manually. The recommended calibration interval is 5 min.

Both calibration loops can be initiated manually by setting PLL\_CF\_START = 1 of register 0x1A (PLL\_CF) and register bit PLL\_DCU\_START = 1 of register 0x1B (PLL\_DCU). To start the calibrations routines the device should be in state PLL\_ON. The completion of the center frequency tuning is indicated by a PLL\_LOCK interrupt.

#### 8.11.3 PLL Interrupts

There are two different interrupts that indicate PLL status (see register 0x0F). The PLL\_LOCK interrupt indicates that the PLL has locked. The PLL\_UNLOCK interrupt indicates an unexpected unlock condition. A PLL\_LOCK interrupt clears any preceding PLL\_UNLOCK interrupt automatically and vice versa.

A PLL\_LOCK interrupt occurs in the following situations:

- State change from TRX\_OFF to PLL\_ON / RX\_ON
- Channel change in states PLL\_ON / RX\_ON

The state transition from BUSY\_TX to PLL\_ON can also initiate a PLL\_LOCK interrupt, due to the PLL settling back to the RX frequency.

Any other occurrences of PLL interrupts indicate erroneous behaviour and require checking of the actual device status.





### 8.11.4 Register Description

| Table 8 | Table 8-12.         PLL_CF (0x1A) – PLL Center Frequency Calibration |       |     |                                                                                                              |  |  |  |  |  |  |
|---------|----------------------------------------------------------------------|-------|-----|--------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Bit     | Field Name                                                           | Reset | R/W | Comments                                                                                                     |  |  |  |  |  |  |
| 7       | PLL_CF_START                                                         | 0     | R/W | 1: Initiates PLL center frequency calibration cycle<br>If frequency calibration is finished, read value is 0 |  |  |  |  |  |  |
| 6:4     |                                                                      | 5     | R/W | Reserved                                                                                                     |  |  |  |  |  |  |
| 3:0     |                                                                      | 15    | R/W | Reserved                                                                                                     |  |  |  |  |  |  |

#### **Table 8-13.**PLL\_DCU (0x1B – PLL Delay Calibration

| Bit | Field Name    | Reset | R/W | Comments                                                                                                |
|-----|---------------|-------|-----|---------------------------------------------------------------------------------------------------------|
| 7   | PLL_DCU_START | 0     | R/W | 1: Initiates PLL delay cell calibration cycle<br>If delay cell calibration is finished, read value is 0 |
| 6   |               | 0     | R   | Reserved                                                                                                |
| 5:0 |               | 32    | R/W | Reserved                                                                                                |

### 8.12 Automatic Filter Tuning (FTN)

The filter-tuning unit is a separate block within the AT86RF230. The filter-tuning result is used to provide a correct SSBF transfer function and PLL loop-filter time constant independent of temperature effects and part-to-part variations.

A calibration cycle is initiated automatically when entering the TRX\_OFF state from the SLEEP, RESET or P\_ON states.

### **9 Technical Parameters**

#### 9.1 Absolute Maximum Ratings

**Note:** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification are not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| No    | Parameter                                    | Symbol | Min      | Тур | Max                           | Unit    | Conditions/Notes                                                      |
|-------|----------------------------------------------|--------|----------|-----|-------------------------------|---------|-----------------------------------------------------------------------|
| 9.1.1 | Storage temperature                          | Tstor  | -50      |     | 150                           | °C      |                                                                       |
| 9.1.2 | Lead temperature                             | Tlead  |          |     | 260                           | °C      | T = 10s<br>(soldering profile compliant with<br>IPC/JEDEC J-STD-020B) |
| 9.1.3 | ESD robustness                               | Vesd   | 4<br>750 |     |                               | kV<br>V | Compl. to [2]<br>Compl. to [3]                                        |
| 9.1.4 | Input RF level                               | Prf    |          |     | +14                           | dBm     |                                                                       |
| 9.1.5 | Voltage on all pins (except pins 13, 14, 29) |        | -0.3     |     | V <sub>DD</sub> +0.3<br>≤ 4.0 | V       |                                                                       |
| 9.1.6 | Voltage on pins 13, 14, 29                   |        | -0.3     |     | 2.0                           | V       |                                                                       |

**Table 9-1.**Absolute Maximum Ratings

### 9.2 Recommended Operating Range

#### **Table 9-2.**Operating Range

| No    | Parameter                              | Symbol | Min  | Тур | Max  | Unit | Conditions/Notes                                          |
|-------|----------------------------------------|--------|------|-----|------|------|-----------------------------------------------------------|
| 9.2.1 | Operating temperature range            | Top    | -40  |     | +85  | °C   |                                                           |
| 9.2.2 | Supply voltage                         | Vdd    | 1.8  | 3.0 | 3.6  | V    |                                                           |
| 9.2.3 | Supply voltage<br>(on pins 13, 14, 29) | Vdd1.8 | 1.65 | 1.8 | 1.95 | V    | When using external voltage regulators (see section 8.8). |

### 9.3 Digital Pin Specifications

Test Conditions (unless otherwise stated): Top = 25°C

#### Table 9-3. Digital Pin Specifications

| No    | Parameter                 | Symbol | Min       | Тур | Max | Unit | Conditions/Notes                                         |
|-------|---------------------------|--------|-----------|-----|-----|------|----------------------------------------------------------|
| 9.3.1 | High level input voltage  | Vін    | Vdd - 0.4 |     |     | V    |                                                          |
| 9.3.2 | Low level input voltage   | VIL    |           |     | 0.4 | V    |                                                          |
| 9.3.3 | High level output voltage | Vон    | Vdd - 0.4 |     |     | V    | For all output driver strengths<br>defined in TRX_CTRL_0 |
| 9.3.4 | Low level output voltage  | Vol    |           |     | 0.4 | V    | For all output driver strengths defined in TRX_CTRL_0    |

The capacitive load should not be larger than 50 pF for all I/Os when using the default driver strength settings. Generally, large load capacitances increase the overall current consumption.





### 9.4 Digital Interface Timing Specifications

Test Conditions (unless otherwise stated):  $V_{DD} = 3V$ ,  $T_{op} = 25^{\circ}C$ 

| T | able 9-4 | 1. | Digital | Interface | Timing | Parame | eters |
|---|----------|----|---------|-----------|--------|--------|-------|
|   |          |    |         |           |        |        |       |

| No     | Parameter                             | Symbol | Min | Тур                         | Мах | Unit                                   | Conditions/Notes                              |
|--------|---------------------------------------|--------|-----|-----------------------------|-----|----------------------------------------|-----------------------------------------------|
| 9.4.1  | SCLK frequency<br>(synchronous mode)  |        |     |                             | 8   | MHz                                    |                                               |
| 9.4.2  | SCLK frequency<br>(asynchronous mode) |        |     |                             | 7.5 | MHz                                    |                                               |
| 9.4.3  | SEL low to MISO active                | t1     |     |                             | 180 | ns                                     |                                               |
| 9.4.4  | SCLK to MISO out                      | t2     | 48  |                             |     | ns                                     | data hold time                                |
| 9.4.5  | MOSI setup time                       | t3     | 10  |                             |     | ns                                     |                                               |
| 9.4.6  | MOSI hold time                        | t4     | 10  |                             |     | ns                                     |                                               |
| 9.4.7  | LSB last byte to MSB next byte        | t5     |     |                             | 250 | ns                                     |                                               |
| 9.4.8  | SEL high to MISO tristate             | t6     |     |                             | 10  | ns                                     |                                               |
| 9.4.9  | SLP_TR pulse width                    | t7     | 65  |                             |     | ns                                     | TX start trigger                              |
| 9.4.10 | SPI idle time                         | t8     | 250 |                             |     | ns                                     | Idle time between consecutive<br>SPI accesses |
| 9.4.11 | Reset pulse width                     |        | 625 |                             |     | ns                                     | ≥ 10 clock cycles at 16 MHz                   |
| 9.4.12 | Output clock frequency<br>(CLKM)      | fськм  |     | 0<br>1<br>2<br>4<br>8<br>16 |     | MHz<br>MHz<br>MHz<br>MHz<br>MHz<br>MHz | Programmable in register<br>TRX_CTRL_0        |

### 9.5 General RF Specifications

Test Conditions (unless otherwise stated): V\_{DD} = 3V, f = 2.45 GHz, T\_{op} = 25^{\circ}C, Measurement setup see Figure 5-1

 Table 9-5:
 General RF Parameters

| No    | Parameter                                                   | Symbol | Min  | Тур  | Max  | Unit    | Conditions/Notes                                   |
|-------|-------------------------------------------------------------|--------|------|------|------|---------|----------------------------------------------------|
| 9.5.1 | Frequency range                                             | f      | 2405 |      | 2480 | MHz     |                                                    |
| 9.5.2 | Bit rate                                                    | fbit   |      | 250  |      | kbit/s  | As specified in [1]                                |
| 9.5.3 | Chip rate                                                   | fchip  |      | 2000 |      | kchip/s | As specified in [1]                                |
| 9.5.4 | Reference oscillator<br>frequency                           | fclk   |      | 16   |      | MHz     |                                                    |
| 9.5.5 | Reference oscillator settling time                          |        |      | 0.5  | 1    | ms      | Leaving SLEEP state to clock available at pin CLKM |
| 9.5.6 | Reference frequency<br>accuracy for proper<br>functionality |        | -60  |      | +60  | ppm     | ±40 ppm is required by [1]                         |
| 9.5.7 | TX signal 20 dB bandwidth                                   | B20dB  |      | 2.8  |      | MHz     |                                                    |

### 9.6 Transmitter Specifications

Test Conditions (unless otherwise stated): V\_{DD} = 3V, f = 2.45 GHz, T\_{op} = 25^{\circ}C, Measurement setup see Figure 5-1

| No    | Parameter                                                                                                 | Symbol | Min | Тур        | Max                      | Unit                     | Conditions/Notes                                                                   |
|-------|-----------------------------------------------------------------------------------------------------------|--------|-----|------------|--------------------------|--------------------------|------------------------------------------------------------------------------------|
| 9.6.1 | Nominal output power                                                                                      | Ртх    | 0   | 3          | 6                        | dBm                      | Max. value                                                                         |
| 9.6.2 | Output power range                                                                                        |        |     | 20         |                          | dB                       | 16 steps<br>(register PHY_TX_PWR)                                                  |
| 9.6.3 | Output power accuracy                                                                                     |        |     |            | ±3                       | dB                       |                                                                                    |
| 9.6.4 | TX Return loss                                                                                            |        |     | 10         |                          | dB                       | 100Ω differential impedance,<br>$P_{TX} = 3 \text{ dBm}$                           |
| 9.6.5 | EVM                                                                                                       |        |     | 8          |                          | %rms                     |                                                                                    |
| 9.6.6 | Harmonics<br>2 <sup>nd</sup> harmonic<br>3 <sup>rd</sup> harmonic                                         |        |     | -38<br>-45 |                          | dBm<br>dBm               |                                                                                    |
| 9.6.7 | Spurious emissions<br>$30 - \le 1000 \text{ MHz}$<br>>1 - 12.75  GHz<br>1.8 - 1.9  GHz<br>5.15 - 5.3  GHz |        |     |            | -36<br>-30<br>-47<br>-47 | dBm<br>dBm<br>dBm<br>dBm | Complies with<br>EN 300 328/440,<br>FCC-CFR-47 part 15,<br>ARIB STD-66,<br>RSS-210 |

#### 9.7 Receiver Specifications

Test Conditions (unless otherwise stated):  $V_{DD} = 3V$ , f = 2.45 GHz,  $T_{op} = 25^{\circ}C$ , Measurement setup see Figure 5-1

Table 9-7.RX Parameters

| No    | Parameter                                                                         | Symbol | Min | Тур  | Max        | Unit              | Conditions/Notes                                                   |
|-------|-----------------------------------------------------------------------------------|--------|-----|------|------------|-------------------|--------------------------------------------------------------------|
| 9.7.1 | Receiver sensitivity                                                              |        |     | -101 |            | dBm               | AWGN channel, PER ≤ 1%,<br>PSDU length of 20 octets                |
| 9.7.2 | Return loss                                                                       |        |     | 10   |            | dB                | $100\Omega$ differential impedance                                 |
| 9.7.3 | Noise figure                                                                      | NF     |     | 6    |            | dB                |                                                                    |
| 9.7.4 | Maximum RX input level                                                            |        |     | 10   |            | dBm               | PER $\leq$ 1%, PSDU length of 20 octets                            |
| 9.7.5 | Adjacent channel rejection<br>-5 MHz                                              |        |     | 34   |            | dBm               | PER $\leq$ 1%, PSDU length of 20 octets, P <sub>RF</sub> = -82 dBm |
| 9.7.6 | Adjacent channel rejection<br>+5 MHz                                              |        |     | 36   |            | dBm               | PER $\leq$ 1%, PSDU length of 20 octets, P <sub>RF</sub> = -82 dBm |
| 9.7.7 | Alternate adjacent channel rejection -10 MHz                                      |        |     | 52   |            | dBm               | PER $\leq$ 1%, PSDU length of 20 octets, P <sub>RF</sub> = -82 dBm |
| 9.7.8 | Alternate adjacent channel rejection +10 MHz                                      |        |     | 53   |            | dBm               | PER $\leq$ 1%, PSDU length of 20 octets, P <sub>RF</sub> = -82 dBm |
| 9.7.9 | Spurious emissions<br>LO leakage<br>$30 - \le 1000 \text{ MHz}$<br>>1 - 12.75 GHz |        |     | -75  | -57<br>-47 | dBm<br>dBm<br>dBm |                                                                    |





| No     | Parameter                                | Symbol | Min  | Тур | Мах | Unit | Conditions/Notes                                                                      |
|--------|------------------------------------------|--------|------|-----|-----|------|---------------------------------------------------------------------------------------|
| 9.7.10 | TX/RX carrier frequency offset tolerance |        | -300 |     | 300 | kHz  | Sensitivity loss < 2 dB; equals<br>120 ppm ([1] requires 80 ppm)                      |
| 9.7.11 | 3 <sup>rd</sup> -order intercept point   | IIP3   |      | -9  |     | dB   | At maximum gain<br>Offset freq. interf. 1 = 5 MHz<br>Offset freq. interf. 2 = 10 MHz  |
| 9.7.12 | 2 <sup>nd</sup> -order intercept point   | IIP2   |      | 24  |     | dB   | At maximum gain<br>Offset freq. interf. 1 = 60 MHz<br>Offset freq. interf. 2 = 62 MHz |
| 9.7.13 | RSSI accuracy absolute                   |        | -5   |     | 5   | dB   | Tolerance within gain step                                                            |
| 9.7.14 | RSSI dynamic range                       |        |      | 81  |     | dB   |                                                                                       |
| 9.7.15 | RSSI resolution                          |        |      | 3   |     | dB   |                                                                                       |
| 9.7.16 | RSSI_BASE_VAL                            |        |      | -91 |     | dBm  | Minimum RSSI sensitivity                                                              |
| 9.7.17 | Minimum RSSI value                       |        |      | 0   |     |      | Prf < RSSI_BASE_VAL                                                                   |
| 9.7.18 | Maximum RSSI value                       |        |      | 28  |     |      | P <sub>RF</sub> ≥ -10 dBm                                                             |

### 9.8 Current Consumption Specifications

Test Conditions (unless otherwise stated):  $V_{DD} = 3V$ ,  $T_{op} = 25^{\circ}C$ , CLKM = OFF, Measurement setup see Figure 5-1

Table 9-8.Current Consumption

| No    | Parameter                     | Symbol   | Min | Тур                  | Max | Unit           | Conditions/Notes                                                                                                                                                                                                                     |
|-------|-------------------------------|----------|-----|----------------------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9.8.1 | Supply current transmit state | Ibusy_tx |     | 17<br>15<br>13<br>10 |     | mA<br>mA<br>mA | $P_{TX} = 3 \text{ dBm}$<br>$P_{TX} = 1 \text{ dBm}$<br>$P_{TX} = -3 \text{ dBm}$<br>$P_{TX} = -17 \text{ dBm}$<br>(the current consumption will be<br>reduced by approx. 2 mA at<br>$V_{DD} = 1.8V$ for each output<br>power level) |
| 9.8.2 | Supply current receive state  | Irx_on   |     | 16                   |     | mA             | State: RX_ON                                                                                                                                                                                                                         |
| 9.8.3 | Supply current TRX_OFF state  | Itrx_off |     | 1.7                  |     | mA             | State: TRX_OFF                                                                                                                                                                                                                       |
| 9.8.4 | Supply current SLEEP state    | ISLEEP   |     | 0.1                  |     | μA             | State: SLEEP                                                                                                                                                                                                                         |

### 9.9 Crystal Parameter Requirements

**Table 9-9.**Crystal Parameter Requirements

| No    | Parameter          | Symbol         | Min | Тур | Max | Unit | Conditions/Notes |
|-------|--------------------|----------------|-----|-----|-----|------|------------------|
| 9.9.1 | Crystal frequency  | fo             |     | 16  |     | MHz  |                  |
| 9.9.2 | Load capacitance   | CL             | 8   |     | 14  | pF   |                  |
| 9.9.3 | Static capacitance | C <sub>0</sub> |     |     | 7   | pF   |                  |
| 9.9.4 | Series resistance  | R1             |     |     | 100 | Ω    |                  |

### **10 Register Reference**

The AT86RF230 provides a register space of 64 8-bit registers, which is used to configure, control and monitor the radio transceiver.

**Note:** All registers not mentioned within the following table are reserved for internal use and must not be overwritten. When writing to a register, any reserved bits shall be overwritten only with their reset value.

| RegAddr. | Register Name | Description                                          |
|----------|---------------|------------------------------------------------------|
| 0x01     | TRX_STATUS    | Radio transceiver status, CCA result                 |
| 0x02     | TRX_STATE     | State control                                        |
| 0x03     | TRX_CTRL_0    | Driver current and output clock setting              |
| 0x05     | PHY_TX_PWR    | TX power setting                                     |
| 0x06     | PHY_RSSI      | RSSI value                                           |
| 0x07     | PHY_ED_LEVEL  | RX energy level                                      |
| 0x08     | PHY_CC_CCA    | CCA mode configuration, CCA request, channel setting |
| 0x09     | CCA_THRES     | CCA_ED and CCA_CS threshold                          |
| 0x0E     | IRQ_MASK      | Interrupt mask                                       |
| 0x0F     | IRQ_STATUS    | Interrupt status                                     |
| 0x10     | VREG_CTRL     | Voltage regulator control                            |
| 0x11     | BATMON        | Battery monitor control                              |
| 0x12     | XOSC_CTRL     | Crystal oscillator control                           |
| 0x1A     | PLL_CF        | PLL center frequency calibration                     |
| 0x1B     | PLL_DCU       | PLL delay calibration                                |
| 0x1C     | PART_NUM      | Part ID                                              |
| 0x1D     | VERSION_NUM   | Version ID                                           |
| 0x1E     | MAN_ID_0      | Manufacturer ID, lower 8 bits                        |
| 0x1F     | MAN_ID_1      | Manufacturer ID, higher 8 bits                       |
| 0x20     | SHORT_ADDR_0  | Short address for address recognition                |
| 0x21     | SHORT_ADDR_1  | Short address for address recognition                |
| 0x22     | PAN_ID_0      | PAN address for address recognition                  |
| 0x23     | PAN_ID_1      | PAN address for address recognition                  |
| 0x24     | IEEE_ADDR_0   | Current node IEEE address for address recognition    |
| 0x25     | IEEE_ADDR_1   | Current node IEEE address for address recognition    |
| 0x26     | IEEE_ADDR_2   | Current node IEEE address for address recognition    |
| 0x27     | IEEE_ADDR_3   | Current node IEEE address for address recognition    |
| 0x28     | IEEE_ADDR_4   | Current node IEEE address for address recognition    |
| 0x29     | IEEE_ADDR_5   | Current node IEEE address for address recognition    |
| 0x2A     | IEEE_ADDR_6   | Current node IEEE address for address recognition    |
| 0x2B     | IEEE_ADDR_7   | Current node IEEE address for address recognition    |
| 0x2C     | XAH_CTRL      | Retries value control                                |
| 0x2D     | CSMA_SEED_0   | CSMA seed value                                      |
| 0x2E     | CSMA_SEED_1   | CSMA seed value                                      |

 Table 10-1.
 Configuration Registers Overview





#### Table 10-2. 0x01 - TRX\_STATUS

| Bit | Field Name | Reset | R/W | Comments                                                                                                                                                                                                                                                                                                                                |
|-----|------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | CCA_DONE   | 0     | R   | 0: CCA calculation in progress<br>1: CCA calculation done                                                                                                                                                                                                                                                                               |
| 6   | CCA_STATUS | 0     | R   | Indicates an idle channel from CCA module.<br>0: channel is busy<br>1: channel is idle                                                                                                                                                                                                                                                  |
| 5   |            | 0     | R   | Reserved                                                                                                                                                                                                                                                                                                                                |
| 4:0 | TRX_STATUS | 0     | R   | Current radio transceiver status.<br>0: P_ON<br>1: BUSY_RX<br>2: BUSY_TX<br>6: RX_ON<br>8: TRX_OFF (Clock State)<br>9: PLL_ON (TX_ON)<br>15: SLEEP<br>17: BUSY_RX_AACK<br>18: BUSY_TX_ARET<br>22: RX_AACK_ON<br>25: TX_ARET_ON<br>28: RX_ON_NOCLK<br>29: RX_AACK_ON_NOCLK<br>30: BUSY_RX_AACK_NOCLK<br>31: STATE_TRANSITION_IN_PROGRESS |

 $(CCA_DONE = 1).$ 

#### Table 10-3. 0x02 - TRX\_STATE

| Bit | Field Name  | Reset | R/W | Comments                                                                                                                                                                     |
|-----|-------------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | TRAC_STATUS | 0     | R   | 0: SUCCESS<br>3: CHANNEL_ACCESS_FAILURE<br>5: NO_ACK<br>All other values are reserved.                                                                                       |
| 4:0 | TRX_CMD     | 0     | R/W | Radio transceiver control commands:0:NOP2:TX_START3:FORCE_TRX_OFF6:RX_ON8:TRX_OFF (Clock State)9:PLL_ON (TX_ON)22:RX_AACK_ON25:TX_ARET_ONAll other values are mapped to NOP. |

Note:

TRX\_CMD = 0 after power on reset (POR). Frame transmission starts 16  $\mu$ s after TX\_START command.

 Table 10-4.
 0x03 - TRX\_CTRL\_0

| Bit | Field Name   | Reset | R/W | Comments                                                                                                                                                                                                               |  |
|-----|--------------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:6 | PAD_IO       | 0     | R/W | Set the output driver current of digital pads (except CLKM pad).0:2 mA1:4 mA2:6 mA3:8 mA                                                                                                                               |  |
| 5:4 | PAD_IO_CLKM  | 1     | R/W | R/WSet the output driver current of CLKM.0:2 mA1:4 mA2:6 mA3:8 mA                                                                                                                                                      |  |
| 3   | CLKM_SHA_SEL | 1     | R/W | Shadow the CLKM_CTRL clock changes. If the mode is enabled,<br>changes to the CLKM_CTRL bits take effect only when the radio<br>transceiver leaves the SLEEP state.0:disable (immediate change)<br>1:1:enable (shadow) |  |
| 2:0 | CLKM_CTRL    | 1     | R/W | Controls the clock frequency at the CLKM pad.0:no clock1:1 MHz2:2 MHz3:4 MHz4:8 MHz5:16 MHz6:no clock7:no clock                                                                                                        |  |





#### Table 10-5. 0x05 - PHY\_TX\_PWR

| Bit | Field Name     | Reset | R/W      | Comments                                  |                    |  |  |   |     |  |  |   |      |  |  |   |    |      |   |      |  |  |  |  |  |  |  |  |   |
|-----|----------------|-------|----------|-------------------------------------------|--------------------|--|--|---|-----|--|--|---|------|--|--|---|----|------|---|------|--|--|--|--|--|--|--|--|---|
| 7   | TX_AUTO_CRC_ON | 0     | R/W      | AUTO_CRC mode:<br>0: disable<br>1: enable |                    |  |  |   |     |  |  |   |      |  |  |   |    |      |   |      |  |  |  |  |  |  |  |  |   |
| 6:4 |                | 0     | R        | Reserved                                  |                    |  |  |   |     |  |  |   |      |  |  |   |    |      |   |      |  |  |  |  |  |  |  |  |   |
| 3:0 | :0 TX_PWR 0    | R/W   | TX Power | Mapping                                   |                    |  |  |   |     |  |  |   |      |  |  |   |    |      |   |      |  |  |  |  |  |  |  |  |   |
|     |                |       |          | TX Power Setting                          | Output Power [dBm] |  |  |   |     |  |  |   |      |  |  |   |    |      |   |      |  |  |  |  |  |  |  |  |   |
|     |                | 0     | 3.0      |                                           |                    |  |  |   |     |  |  |   |      |  |  |   |    |      |   |      |  |  |  |  |  |  |  |  |   |
|     |                | 1     | 2.6      |                                           |                    |  |  |   |     |  |  |   |      |  |  |   |    |      |   |      |  |  |  |  |  |  |  |  |   |
|     |                |       |          | 2                                         | 2.1                |  |  |   |     |  |  |   |      |  |  |   |    |      |   |      |  |  |  |  |  |  |  |  |   |
|     |                | 3     | 1.6      |                                           |                    |  |  |   |     |  |  |   |      |  |  |   |    |      |   |      |  |  |  |  |  |  |  |  |   |
|     |                |       |          | 4                                         | 1.1                |  |  |   |     |  |  |   |      |  |  |   |    |      |   |      |  |  |  |  |  |  |  |  |   |
|     |                |       |          |                                           |                    |  |  | 5 | 0.5 |  |  |   |      |  |  |   |    |      |   |      |  |  |  |  |  |  |  |  |   |
|     |                |       |          |                                           |                    |  |  |   |     |  |  |   | 1    |  |  |   |    |      | 6 | -0.2 |  |  |  |  |  |  |  |  |   |
|     |                |       |          |                                           |                    |  |  |   |     |  |  | 7 | -1.2 |  |  |   |    |      |   |      |  |  |  |  |  |  |  |  |   |
|     |                |       |          |                                           |                    |  |  |   |     |  |  | 1 |      |  |  | l |    |      |   |      |  |  |  |  |  |  |  |  | 1 |
|     |                |       |          | 9                                         | -3.2               |  |  |   |     |  |  |   |      |  |  |   |    |      |   |      |  |  |  |  |  |  |  |  |   |
|     |                |       |          | 10                                        | -4.2               |  |  |   |     |  |  |   |      |  |  |   |    |      |   |      |  |  |  |  |  |  |  |  |   |
|     |                |       |          |                                           |                    |  |  |   |     |  |  |   |      |  |  |   | 11 | -5.2 |   |      |  |  |  |  |  |  |  |  |   |
|     |                |       |          | 12                                        | -7.2               |  |  |   |     |  |  |   |      |  |  |   |    |      |   |      |  |  |  |  |  |  |  |  |   |
|     |                |       |          | 13                                        | -9.2               |  |  |   |     |  |  |   |      |  |  |   |    |      |   |      |  |  |  |  |  |  |  |  |   |
|     |                |       |          | 14                                        | -12.2              |  |  |   |     |  |  |   |      |  |  |   |    |      |   |      |  |  |  |  |  |  |  |  |   |
|     |                |       |          | 15                                        | -17.2              |  |  |   |     |  |  |   |      |  |  |   |    |      |   |      |  |  |  |  |  |  |  |  |   |

#### Table 10-6. 0x06 - PHY\_RSSI

| Bit | Field Name | Reset | R/W | R/W Comments                                         |  |
|-----|------------|-------|-----|------------------------------------------------------|--|
| 7:5 |            | 0     | R   | Reserved                                             |  |
| 4:0 | RSSI       | 0     | R   | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |  |

#### Table 10-7.0x07 - PHY\_ED\_LEVEL

| Bit | Field Name | Reset | R/W | Comments                                                                                                                                                                                                  |
|-----|------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | ED_LEVEL   | 0     | R   | ED level for current channel.<br>The min. ED value (0) indicates receiver power less than or equal to RSSI_BASE_VAL. The range is 84 dB with a resolution of 1 dB and an absolute accuracy of $\pm 5$ dB. |

Note: A write access initiates the ED measurement (ED.request).

# 62 AT86RF230 -

Bit **Field Name** Reset R/W Comments 7 CCA\_REQUEST 0 R/W 1: starts a CCA check (CCA.request) Read value always returns with 0 6:5 CCA\_MODE 1 R/W CCA Mode: 0: Reserved 1: Mode 1, energy above threshold 2: Mode 2, carrier sense only 3: Mode 3, carrier sense with energy above threshold 4:0 CHANNEL 11 R/W Channel: According to IEEE 802.15.4-2003 only 11 to 26 are valid. All unused values are reserved. **Channel Mapping Channel Number** Frequency [MHz] 11 2405 12 2410 13 2415 14 2420 15 2425 16 2430 17 2435 18 2440 19 2445 20 2450 21 2455 22 2460 23 2465 24 2470 25 2475 26 2480

Table 10-8. 0x08 - PHY\_CC\_CCA

#### Table 10-9. 0x09 - CCA\_THRES

| Bit | Field Name   | Reset | R/W | Comments                                                                            |
|-----|--------------|-------|-----|-------------------------------------------------------------------------------------|
| 7:4 | CCA_CS_THRES | 12    | R/W | Threshold for CCA_CS                                                                |
| 3:0 | CCA_ED_THRES | 7     | R/W | An ED value above the threshold signals a busy channel during a CCA_ED measurement. |

Note: CCA\_ED\_THRES: The CCA\_ED request indicates a busy channel, if the measured receive power is above RSSI\_BASE\_VAL + 2\*CCA\_ED\_THRES[dB].





#### Table 10-10. 0x0E - IRQ\_MASK

| Bit | Field Name | Reset | R/W | Comments                                                                                                                                                                                                |  |
|-----|------------|-------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:0 | IRQ_MASK   | 255   | R/W | Mask register for IRQs.<br>If bit is set to high, then the IRQ is enabled.<br>If bit is set to low, then the IRQ is disabled.<br>IRQ_MASK[7] corresponds to IRQ_7.<br>IRQ_MASK[0] corresponds to IRQ_0. |  |

Note: The occurrence of an interrupt is signaled over the IRQ wire.

#### Table 10-11.0x0F - IRQ\_STATUS

| Bit | Field Name | Reset | R/W | Comments                                             |
|-----|------------|-------|-----|------------------------------------------------------|
| 7   | IRQ_7      | 0     | R   | BAT_LOW: signals low battery                         |
| 6   | IRQ_6      | 0     | R   | TRX_UR: signals a FIFO underrun                      |
| 5   |            | 0     | R   | Reserved                                             |
| 4   |            | 0     | R   | Reserved                                             |
| 3   | IRQ_3      | 0     | R   | TRX_END: signals end of frame (transmit and receive) |
| 2   | IRQ_2      | 0     | R   | RX_START: signals beginning of receive frame         |
| 1   | IRQ_1      | 0     | R   | PLL_UNLOCK: PLL goes from lock to unlock state       |
| 0   | IRQ_0      | 0     | R   | PLL_LOCK: PLL goes from unlock to lock state         |

Note: The occurrence of an interrupt is signaled over the IRQ wire. A read access resets the interrupt bits.

#### Table 10-12. 0x10 - VREG\_CTRL

| Bit | Field Name | Reset | R/W | Comments                                                                                                                                   |
|-----|------------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | AVREG_EXT  | 0     | R/W | <ul><li>0: use internal analog voltage regulator</li><li>1: use external voltage regulator</li></ul>                                       |
| 6   | AVDD_OK    | 0     | R   | <ul> <li>0: internal analog voltage regulator is disabled</li> <li>1: internal analog voltage regulator is enabled and stable</li> </ul>   |
| 5:4 |            | 0     | R/W | Reserved                                                                                                                                   |
| 3   | DVREG_EXT  | 0     | R/W | <ul><li>0: use internal digital voltage regulator</li><li>1: use external voltage regulator</li></ul>                                      |
| 2   | DVDD_OK    | 0     | R   | <ul> <li>0: internal digital voltage regulator is disabled</li> <li>1: internal digital voltage regulator is enabled and stable</li> </ul> |
| 1:0 |            | 0     | R/W | Reserved                                                                                                                                   |

 Table 10-13.
 0x11 - BATMON

| Bit | Field Name | Reset | R/W | Comments                             |                              |                              |
|-----|------------|-------|-----|--------------------------------------|------------------------------|------------------------------|
| 7:6 |            | 0     | R   | Reserved                             |                              |                              |
| 5   | BATMON_OK  | 0     | R   | Result of battery monit0:VDD < BATMO | DN_VTH                       |                              |
| 4   | BATMON_HR  | 0     | R/W | High range switch (ma                | pping see BATMON_VT          | Ή)                           |
| 3:0 | BATMON_VTH | 2     | R/W | Threshold voltage:                   |                              |                              |
|     |            |       |     |                                      | BATMON_VTH Mappin            | g                            |
|     |            |       |     | Value                                | Voltage [V]<br>BATMON_HR = 1 | Voltage [V]<br>BATMON_HR = 0 |
|     |            |       |     | 0                                    | 2.550                        | 1.70                         |
|     |            |       |     | 1                                    | 2.625                        | 1.75                         |
|     |            |       |     | 2                                    | 2.700                        | 1.80                         |
|     |            |       |     | 3                                    | 2.775                        | 1.85                         |
|     |            |       |     | 4                                    | 2.850                        | 1.90                         |
|     |            |       |     | 5                                    | 2.925                        | 1.95                         |
|     |            |       |     | 6                                    | 3.000                        | 2.00                         |
|     |            |       |     | 7                                    | 3.075                        | 2.05                         |
|     |            |       |     | 8                                    | 3.150                        | 2.10                         |
|     |            |       |     | 9                                    | 3.225                        | 2.15                         |
|     |            |       |     | 10                                   | 3.300                        | 2.20                         |
|     |            |       |     | 11                                   | 3.375                        | 2.25                         |
|     |            |       |     | 12                                   | 3.450                        | 2.30                         |
|     |            |       |     | 13                                   | 3.525                        | 2.35                         |
|     |            |       |     | 14                                   | 3.600                        | 2.40                         |
|     |            |       |     | 15                                   | 3.675                        | 2.45                         |

### Table 10-14. 0x12 - XOSC\_CTRL

| Bit | Field Name | Reset | R/W | Comments                                                                                                                                |
|-----|------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | XTAL_MODE  | 15    | R/W | XTAL Modes:<br>0: switched off<br>4: external signal<br>15: internal oscillator<br>All other modes are reserved and should not be used. |
| 3:0 | XTAL_TRIM  | 0     | R/W | Binary coded capacitance array for XTAL trimming.<br>Values: 0 pF, 0.3 pF,, 4.8 pF                                                      |





#### Table 10-15. 0x1A - PLL\_CF

| Bit | Field Name   | Reset | R/W | Comments                                                                                                     |
|-----|--------------|-------|-----|--------------------------------------------------------------------------------------------------------------|
| 7   | PLL_CF_START | 0     | R/W | 1: Initiates PLL center frequency calibration cycle<br>If frequency calibration is finished, read value is 0 |
| 6:4 |              | 5     | R/W | Reserved                                                                                                     |
| 3:0 |              | 15    | R/W | Reserved                                                                                                     |

#### **Table 10-16.** 0x1B – PLL\_DCU

| Bit | Field Name    | Reset | R/W | Comments                                                                                                |
|-----|---------------|-------|-----|---------------------------------------------------------------------------------------------------------|
| 7   | PLL_DCU_START | 0     | R/W | 1: Initiates PLL delay cell calibration cycle<br>If delay cell calibration is finished, read value is 0 |
| 6   |               | 0     | R   | Reserved                                                                                                |
| 5:0 |               | 32    | R/W | Reserved                                                                                                |

#### Table 10-17.0x1C - PART\_NUM

| В  | it | Field Name | Reset | R/W | Comments                                                                 |
|----|----|------------|-------|-----|--------------------------------------------------------------------------|
| 7: | 0  | PART_NUM   | 2     | R   | The device part number.<br>2: AT86RF230<br>All other values are reserved |

#### Table 10-18. 0x1D - VERSION\_NUM

| Bit | Field Name  | Reset | R/W | Comments                                    |
|-----|-------------|-------|-----|---------------------------------------------|
| 7:0 | VERSION_NUM | 1     | R   | The device version number.<br>1: Revision A |

#### Table 10-19. 0x1E - MAN\_ID\_0

| I | Bit | Field Name | Reset | R/W | Comments                                                  |
|---|-----|------------|-------|-----|-----------------------------------------------------------|
| - | 7:0 | MAN_ID_0   | 31    | R   | JEDEC manufacturer ID is 0x0000 001F for Atmel, bits[7:0] |

#### Table 10-20. 0x1F - MAN\_ID\_1

| Bit | Field Name | Reset | R/W | Comments                                                   |
|-----|------------|-------|-----|------------------------------------------------------------|
| 7:0 | MAN_ID_1   | 0     | R   | JEDEC manufacturer ID is 0x0000 001F for Atmel, bits[15:8] |

#### Table 10-21. 0x20 - SHORT\_ADDR\_0

| Bit | Field Name   | Reset | R/W | Comments                                                         |
|-----|--------------|-------|-----|------------------------------------------------------------------|
| 7:0 | SHORT_ADDR_0 | 0     | R/W | Lower 8 bits of short address for address recognition, bits[7:0] |

#### Table 10-22. 0x21 - SHORT\_ADDR\_1

| Bit | Field Name   | Reset | R/W | Comments                                                           |
|-----|--------------|-------|-----|--------------------------------------------------------------------|
| 7:0 | SHORT_ADDR_1 | 0     | R/W | Higher 8 bits of short address for address recognition, bits[15:8] |

#### Table 10-23. 0x22 - PAN\_ID\_0

| Bit | Field Name | Reset | R/W | Comments                                                       |
|-----|------------|-------|-----|----------------------------------------------------------------|
| 7:0 | PAN_ID_0   | 0     | R/W | Lower 8 bits of PAN address for address recognition, bits[7:0] |

# 66 AT86RF230 -

|                                                                | Field Name                                                                                                                                                                                                            | Reset                                                                | R/W                                    | Comments                                                                                                                                                                                                             |
|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0                                                            | PAN_ID_1                                                                                                                                                                                                              | 0                                                                    | R/W                                    | Higher 8 bits of PAN address for address recognition, bits[15:8]                                                                                                                                                     |
| able                                                           | <b>10-25.</b> 0x24 - IEEE_#                                                                                                                                                                                           | ADDR 0                                                               |                                        |                                                                                                                                                                                                                      |
| Bit                                                            | Field Name                                                                                                                                                                                                            | Reset                                                                | R/W                                    | Comments                                                                                                                                                                                                             |
| 7:0                                                            | IEEE_ADDR_0                                                                                                                                                                                                           | 0                                                                    | R/W                                    | Lower 8 bits of IEEE address for address recognition, bits[7:0]                                                                                                                                                      |
| able                                                           | <b>10-26.</b> 0x25 - IEEE_4                                                                                                                                                                                           | ADDR_1                                                               |                                        |                                                                                                                                                                                                                      |
| Bit                                                            | Field Name                                                                                                                                                                                                            | Reset                                                                | R/W                                    | Comments                                                                                                                                                                                                             |
| 7:0                                                            | IEEE_ADDR_1                                                                                                                                                                                                           | 0                                                                    | R/W                                    | 8 bits of IEEE address for address recognition, bits[15:8]                                                                                                                                                           |
| able                                                           | <b>10-27.</b> 0x26 - IEEE_4                                                                                                                                                                                           | ADDR 2                                                               |                                        |                                                                                                                                                                                                                      |
| Bit                                                            | Field Name                                                                                                                                                                                                            | Reset                                                                | R/W                                    | Comments                                                                                                                                                                                                             |
| 7:0                                                            | IEEE_ADDR_2                                                                                                                                                                                                           | 0                                                                    | R/W                                    | 8 bits of IEEE address for address recognition, bits[23:16]                                                                                                                                                          |
| ahla                                                           | <b>10-28.</b> 0x27 - IEEE_/                                                                                                                                                                                           |                                                                      |                                        |                                                                                                                                                                                                                      |
| Bit                                                            | Field Name                                                                                                                                                                                                            | Reset                                                                | R/W                                    | Comments                                                                                                                                                                                                             |
|                                                                |                                                                                                                                                                                                                       | 0                                                                    | R/W                                    | 8 bits of IEEE address for address recognition, bits[31:24]                                                                                                                                                          |
| 7:0                                                            | IEEE_ADDR_3                                                                                                                                                                                                           | 0                                                                    | 1 (/ / /                               |                                                                                                                                                                                                                      |
| -                                                              |                                                                                                                                                                                                                       |                                                                      | 1011                                   |                                                                                                                                                                                                                      |
| -                                                              | 10-29. 0x28 - IEEE_A                                                                                                                                                                                                  |                                                                      | R/W                                    | Comments                                                                                                                                                                                                             |
| able                                                           | <b>10-29.</b> 0x28 - IEEE_4                                                                                                                                                                                           | ADDR_4                                                               |                                        |                                                                                                                                                                                                                      |
| able<br>Bit<br>7:0                                             | 10-29. 0x28 - IEEE_4<br>Field Name<br>IEEE_ADDR_4                                                                                                                                                                     | ADDR_4<br>Reset                                                      | R/W                                    | Comments                                                                                                                                                                                                             |
| able<br>Bit<br>7:0                                             | 10-29. 0x28 - IEEE_#                                                                                                                                                                                                  | ADDR_4<br>Reset                                                      | R/W                                    | Comments                                                                                                                                                                                                             |
| able<br>Bit<br>7:0<br>able                                     | 10-29.       0x28 - IEEE_/         Field Name         IEEE_ADDR_4         10-30.       0x29 - IEEE_/                                                                                                                  | ADDR_4<br>Reset<br>0<br>ADDR_5                                       | <b>R/W</b><br>R/W                      | Comments 8 bits of IEEE address for address recognition, bits[39:32]                                                                                                                                                 |
| able<br>Bit<br>7:0<br>able<br>Bit<br>7:0                       | 10-29.       0x28 - IEEE_/         Field Name         IEEE_ADDR_4         10-30.       0x29 - IEEE_/         Field Name         IEEE_ADDR_5                                                                           | ADDR_4<br>Reset<br>0<br>ADDR_5<br>Reset<br>0                         | <b>R/W</b><br>R/W                      | Comments 8 bits of IEEE address for address recognition, bits[39:32] Comments                                                                                                                                        |
| able<br>Bit<br>7:0<br>able<br>Bit<br>7:0                       | 10-29.       0x28 - IEEE_/         Field Name         IEEE_ADDR_4         10-30.       0x29 - IEEE_/         Field Name                                                                                               | ADDR_4<br>Reset<br>0<br>ADDR_5<br>Reset<br>0                         | <b>R/W</b><br>R/W                      | Comments 8 bits of IEEE address for address recognition, bits[39:32] Comments                                                                                                                                        |
| able<br>Bit<br>7:0<br>able<br>Bit<br>7:0<br>able               | 10-29.       0x28 - IEEE_/         Field Name         IEEE_ADDR_4         10-30.       0x29 - IEEE_/         Field Name         IEEE_ADDR_5         10-31.       0x2A - IEEE_/                                        | ADDR_4<br>Reset<br>0<br>ADDR_5<br>Reset<br>0<br>ADDR_6               | <b>R/W</b><br>R/W<br><b>R/W</b>        | Comments         8 bits of IEEE address for address recognition, bits[39:32]         Comments         8 bits of IEEE address for address recognition, bits[47:40]                                                    |
| able<br>Bit<br>7:0<br>able<br>Bit<br>7:0<br>able<br>Bit<br>7:0 | 10-29.       0x28 - IEEE_/         Field Name         IEEE_ADDR_4         10-30.       0x29 - IEEE_/         Field Name         IEEE_ADDR_5         10-31.       0x2A - IEEE_/         Field Name         IEEE_ADDR_6 | ADDR_4<br>Reset<br>0<br>ADDR_5<br>Reset<br>0<br>ADDR_6<br>Reset<br>0 | <b>R/W</b><br>R/W<br><b>R/W</b><br>R/W | Comments         8 bits of IEEE address for address recognition, bits[39:32]         Comments         8 bits of IEEE address for address recognition, bits[47:40]         Comments         Comments         Comments |
| able<br>Bit<br>7:0<br>able<br>Bit<br>7:0<br>able<br>Bit<br>7:0 | 10-29.       0x28 - IEEE_/         Field Name         IEEE_ADDR_4         10-30.       0x29 - IEEE_/         Field Name         IEEE_ADDR_5         10-31.       0x2A - IEEE_/         Field Name                     | ADDR_4<br>Reset<br>0<br>ADDR_5<br>Reset<br>0<br>ADDR_6<br>Reset<br>0 | <b>R/W</b><br>R/W<br><b>R/W</b><br>R/W | Comments         8 bits of IEEE address for address recognition, bits[39:32]         Comments         8 bits of IEEE address for address recognition, bits[47:40]         Comments         Comments         Comments |







#### Table 10-33. 0x2C - XAH\_CTRL

| Bit | Field Name        | Reset | R/W | Comments                                                                                            |
|-----|-------------------|-------|-----|-----------------------------------------------------------------------------------------------------|
| 7:4 | MAX_FRAME_RETRIES | 3     | R/W | Number of retransmission attempts in ARET mode before the transaction gets cancelled.               |
| 3:1 | MAX_CSMA_RETRIES  | 4     | R/W | Number of retries in ARET mode to repeat the CSMA-CA procedures before the ARET procedure gives up. |
| 0   |                   | 0     | R/W | Reserved                                                                                            |

#### Table 10-34. 0x2D - CSMA\_SEED\_0

| Bit | Field Name  | Reset | R/W | Comments                                                                                              |
|-----|-------------|-------|-----|-------------------------------------------------------------------------------------------------------|
| 7:0 | CSMA_SEED_0 | 234   |     | Lower 8 bits of CSMA_SEED, bits[7:0]<br>Seed for the random number generator in the CSMA-CA algorithm |

#### Table 10-35. 0x2E - CSMA\_SEED\_1

| Bit | Field Name  | Reset | R/W | Comments                                                                                                                                                         |
|-----|-------------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | MIN_BE      | 3     | R/W | Minimum back-off exponent in the CSMA-CA algorithm.                                                                                                              |
| 5   |             | 0     | R/W | Reserved                                                                                                                                                         |
| 4   |             | 0     | R   | Reserved                                                                                                                                                         |
| 3   | I_AM_COORD  | 0     | R/W | Use for address filtering within RX_AACK states (PAN coordinator)<br>0: disable<br>1: enable<br>For further details refer to IEEE 802.15.4-2003 section 7.5.6.2. |
| 2:0 | CSMA_SEED_1 | 2     | R/W | Higher 3 bits of CSMA_SEED, bits[10:8]<br>Seed for the random number generator in the CSMA-CA algorithm                                                          |

AT86RF230

### **11 Abbreviations**

| AACK   | — | Auto acknowledge                     |
|--------|---|--------------------------------------|
| ACK    | _ | Acknowledge                          |
| ADC    | _ | Analog-to-digital converter          |
| AGC    | _ | Automatic gain control               |
| ARET   |   |                                      |
|        |   | Auto retry                           |
| AVREG  |   | Analog voltage regulator             |
| AWGN   | — | Additive White Gaussian Noise        |
| BATMON | — | Battery monitor                      |
| BBP    |   | Base-band processor                  |
| BG     |   | Band gap reference                   |
| CCA    | _ | Clear channel assessment             |
| CRC    | _ | Cyclic redundancy check              |
| CSMA   |   |                                      |
|        | — | Carrier sense multiple access        |
| DCLK   | — | Digital clock                        |
| DCU    |   | Delay calibration unit               |
| DVREG  | — | Digital voltage regulator            |
| ED     | — | Energy detection                     |
| ESD    |   | Electro static discharge             |
| EVM    | _ | Error vector magnitude               |
| FCS    |   | Frame Check Sequence                 |
| FCF    |   | Frame Control Field                  |
|        | — |                                      |
| FIFO   |   | First in first out                   |
| FTN    | _ | Automatic filter tuning              |
| GPIO   | _ | General purpose input output         |
| LDO    | — | Low-drop output                      |
| LNA    |   | Low-noise amplifier                  |
| LO     |   | Local oscillator                     |
| LQI    |   | Link-quality indication              |
| LSB    |   | Least significant bit                |
| MAC    | _ | Medium access control                |
| MFR    |   | MAC Footer                           |
| MHR    |   | MAC header                           |
| MSB    |   |                                      |
|        |   | Most significant bit                 |
| MSDU   | — | MAC service data unit                |
| MSK    | _ | Minimum shift keying                 |
| O-QPSK |   | Offset-quadrature phase shift keying |
| PA     | _ | Power amplifier                      |
| PAN    | — | Personal area network                |
| PCB    | — | Printed circuit board                |
| PER    |   | Packet error rate                    |
| PHY    | _ | Physical layer                       |
| PHR    |   | PHY Header                           |
| PLL    |   | Phase-locked loop                    |
| POR    |   | Power-on reset                       |
|        |   |                                      |
| PPF    | — | Poly-phase filter                    |
| PSDU   |   | PHY service data unit                |
| QFN    |   | Quad flat no-lead package            |
| RF     |   | Radio frequency                      |
| RSSI   |   | Received signal strength indicator   |
| RX     |   | Receiver                             |
| SFD    |   | Start-of-frame delimiter             |
| SHR    |   | Synchronization Header               |
|        |   |                                      |



Ξ Π

| SPI  | _ | Seria  |
|------|---|--------|
| SRAM | _ | Statio |
| SSBF | _ | Singl  |
| ТХ   | _ | Trans  |
| VCO  | _ | Volta  |
| VREG | _ | Volta  |
| XOSC | — | Cryst  |
|      |   |        |

- al peripheral interface ic random access memory le side band filter

  - - smitter
      - age controlled oscillator age regulator
    - Crystal stabilized oscillator

## **12 Ordering Information**

| Ordering Code            | Package                                                                            | Voltage Range | Temperature Range                                  |  |  |  |
|--------------------------|------------------------------------------------------------------------------------|---------------|----------------------------------------------------|--|--|--|
| AT86RF230-ZU             | QN                                                                                 | 1.8V – 3.6V   | Industrial (-40°C to 8 5°C) Lead-free/Halogen-free |  |  |  |
| Package Type Description |                                                                                    |               |                                                    |  |  |  |
| QN                       | 32QN1, 32-lead 5.0 x5.0mm Body, 0.50mm Pitch, Quad Flat No-lead Package (QFN) Sawn |               |                                                    |  |  |  |

Note: T&R quantity 4,000. Please contact your local Atmel sales office for more detailed ordering information and minimum quantities.

### **13 Soldering Information**

Recommended soldering profile is specified in IPC/JEDEC J-STD-.020C.

### **14 Package Thermal Properties**

| Thermal Resistance |                |  |  |  |
|--------------------|----------------|--|--|--|
| Velocity [m/s]     | Theta ja [K/W] |  |  |  |
| 0                  | 40.9           |  |  |  |
| 1                  | 35.7           |  |  |  |
| 2.5                | 32.0           |  |  |  |



# **ÁMEL**

### 15 Package Drawing – 32QN1



72 AT86RF230

# AT86RF230

### **Appendix A - Continuous Transmission Test Mode**

The Continuous Transmission Test Mode offers the following features:

- Continuous frame transmission
- Continuous wave signal transmission

#### A.1 - Overview

The AT86RF230 offers a Continuous Transmission Test Mode to support final application / production tests as well as certification tests. Using this test mode the radio transceiver transmits continuously a previously downloaded frame data (PRBS mode) or a continuous wave signal (CW mode).

In CW mode three different signal frequencies can be transmitted:

 $f_1 = f_{CH} - 2 \text{ MHz}$  $f_2 = f_{CH} + 0.5 \text{ MHz}$  $f_3 = f_{CH} - 0.5 \text{ MHz}$ 

whereas  $f_{CH}$  is the center frequency of the current programmed cannel in register 0x08 (PHY\_CC\_CCA). Note, it is not possible to transmit a CW signal on the channel center frequency and to start a CW signal transmission without a previous download of valid data to the Frame Buffer (see sections 8.1 and 8.3).

In PRBS mode the transmission frequency is  $f_{CH}$ . Data downloaded to the Frame Buffer must contain at least a valid Frame Length Field (see sections 8.1 and 8.3). It is recommended to use a frame of maximum length (127 bytes) and arbitrary PSDU data. The SHR and the PHR are not transmitted. The transmission starts with the PSDU data and is repeated continuously (see **Figure A-1**).

| PSDU PSDU PSDU |  |
|----------------|--|
|----------------|--|

#### A.2 - Configuration

Before enabling the Continuous Transmission Test Mode (TST = 1) all register configurations shall be done as follows:

- Radio transceiver initialization (TRX\_STATUS = TRX\_OFF)
- TX channel setting (optional)
- TX output power setting (optional)
- Frame data download (random sequence of max. length)
- Mode selection (PRBS / CW)

Setting TST = H enables the Continuous Transmission Test Mode. The test system or a microcontroller has to overwrite the pull-down resistor R1 connected to the TST pin (see **Figure 5-1**). The pull-down resistor ensures a disabled test functionality during normal operation (TST = L).



| A | MEL |
|---|-----|
|   | (3) |

The transmission is started by enabling the PLL (TRX\_CMD = PLL\_ON) and writing the TX\_START command to register 0x02.

The detailed programming sequence is shown in Figure A-2.





#### A.3 - Disclaimer

The functionality of the Continuous Transmit Mode is not characterized by Atmel and therefore not guaranteed.

The normal operation of the AT86RF230 is only guaranteed if pin TST is always logic low.

### <sup>74</sup> **AT86RF230**

5131C-ZIGB-05/22/07

### **Appendix B - Errata**

### AT86RF230 Rev. A

#### B.1 - Data frames with destination address=0xFFFF is acknowledged in RX\_AACK

According to IEEE 802.15.4-2003 data frames with destination address=0xFFFF (broadcast) should not have the acknowledgment request subfield set in the frame control field. If such a non-standard compliant data frame arrives, a device in RX\_AACK state acknowledges that frame.

#### Problem Fix/Workaround

Use only standard compliant frames, i.e. do not initiate frames with destination address=0xFFFF (broadcast) and the acknowledgment request subfield set.

#### **B.2 - Frame upload in RX\_AACK**

The following frames are not uploaded:

- (1) Data frames and command frames with destination PAN ID=0xFFFF and extended destination addressing mode
- (2) Beacon frames, when the PAN ID of the receiving node is set to 0xFFFF.

#### **Problem Fix/Workaround**

- (1) Use Basic Operating Mode for orphan scanning
- (2) Use Basic Operating Mode for network scanning

#### B.3 - TX\_ARET returns TRAC\_STATUS=SUCCESS even though transaction failed

It might happen that under very special conditions (e.g. noisy network environment) the status bit TRAC\_STATUS (register 0x02) after transmission of a frame is SUCCESS even though the transaction failed.

#### Example

A node transmits a frame with the acknowledgment request subfield set to 1 and waits for an incoming ACK. If no frame is received at the end of the ACK wait period (54 symbols), but a valid preamble is detected (e.g. jammer/interferer signal), the TX\_ARET procedure is finished immediately. A TRX\_END interrupt is generated. The TRAC\_STATUS is not updated and thus shows the default value SUCCESS.

#### Problem Fix/Workaround

The workaround comprises two changes:

- 1. Set variable MAX\_FRAME\_RETRIES to 0. This prevents any retransmissions of the TX\_ARET procedure and has to be implemented in S/W. A retransmission does not require a frame download again, only TX\_START command is necessary.
- **2.** Control of the TX\_ARET procedure should follow these steps:
  - TRX\_STATUS == TX\_ARET\_ON
  - set TRX\_CMD = TX\_START and download frame
  - poll for TRX\_STATUS == BUSY\_TX\_ARET
  - set TRX\_CMD = RX\_ON
  - wait for TRX\_END IRQ





- read TRAC\_STATUS
- set TRX\_CMD = TX\_ARET\_ON
- poll for TRX\_STATUS == TX\_ARET\_ON

Switching to RX\_ON is not executed during BUSY\_TX\_ARET but immediately after BUSY\_TX\_ARET has completed. This enables the receiver to receive a frame which arrives shortly before the end of the ACK wait period. In this case TRAC\_STATUS is not accidentally set to SUCCESS and is still correct (NO\_ACK), as long as the frame is received. That means the software has additional time to read the TRAC\_STATUS. Using the workaround mentioned above, the failure occurrence is considerably reduced. A

wrong TRAC\_STATUS can still be observed, but very seldom (one of million transmissions).

#### B.4 - Sensitivity to continuous wave interferers

Due to the high receiver sensitivity continuous wave interferers may cause RX\_START interrupts. This may result in missed frames since the receiver is kept busy detecting preambles and SFD. One cause of continuous wave interferers may be due to crosstalk from clock.

#### **Problem Fix/Workaround**

For further details see application note AVR2005 "AT86RF230 - Hardware Design Considerations".

#### B.5 - TRX\_END\_IRQ occurs sometimes too late in TX\_ARET\_ON state

This behavior can be observed, if the procedure TX\_ARET performs frame retransmissions.

#### **Problem Fix/Workaround**

Set register bit MAX\_FRAME\_RETRIES = 0 (register 0x2C) and implement frame retries by software. A frame retransmission does not require downloading the frame again, only TX\_START command is necessary.

#### B.6 - TX\_ARET ACK wait time too short

The maximum number of symbols waiting for an acknowledgment frame should be 54 symbols as defined in IEEE 802.15.4-2003. The implemented waiting time is 46 symbols.

#### **Problem Fix/Workaround**

None

#### **B.7 - CCA Request is not executed**

A requested CCA may be rejected without execution. In this case the CCA\_DONE bit indicates "CCA calculation in progress" even though the calculation must be finished already.

#### **Problem Fix/Workaround**

The TRX\_STATUS is RX\_ON. To initiate a CCA request, switch to PLL\_ON state and back to RX\_ON state. Immediately after the state change initiate a CCA request. It is not necessary to confirm the state changes.

## <sup>76</sup> AT86RF230

5131C-ZIGB-05/22/07

# AT86RF230

### References

- [1] IEEE Std 802.15.4-2003: Wireless Medium Access Control (MAC) and Physical Layer (PHY) Specifications for Low-Rate Wireless Personal Area Networks (LR-WPANs)
- [2] ANSI / ESD-STM5.1-2001: ESD Association Standard Test Method for electrostatic discharge sensitivity testing Human Body Model (HBM)
- [3] ESD-STM5.3.1-1999: ESD Association Standard Test Method for electrostatic discharge sensitivity testing Charged Device Model (CDM)



# AMEL

### **Revision History**

### Rev. 5131C-ZIGB-05/22/07

- 1. Major revise of sections 1 to 10
- 2. Added "Appendix A Continuous Transmission Test Mode"
- 3. Added "Appendix B Errata"

### Rev. 5131A-ZIGB-06/14/06

1. Initial release

# AT86RF230

### **Table of contents**

| 1 Pin-out Diagram                                                           | 2     |
|-----------------------------------------------------------------------------|-------|
| 2 Overview                                                                  | 2     |
| 3 General Circuit Description                                               |       |
| 4 Pin Description                                                           |       |
| -<br>4.1 Analog and RF Pins                                                 | 5     |
| Digital Pins                                                                | 6     |
| 4.2                                                                         | 6     |
| 4.2.1 Driver Strength Settings<br>4.2.2 Pull-up and Pull-down Configuration |       |
| 5 Application Circuit                                                       |       |
| 6 Microcontroller Interface                                                 |       |
| 6.1 SPI Timing Description                                                  |       |
| 6.2 SPI Protocol                                                            |       |
| 6.2.1 Register Access Mode                                                  |       |
| 6.2.2 Frame Buffer Access Modes                                             |       |
| 6.2.3 SRAM Access Mode                                                      |       |
| 6.3 Sleep/Wake-up and Transmit Signal (SLP_TR)                              |       |
| 6.4 Interrupt Logic<br>6.4.1 Overview.                                      |       |
| 6.4.1 Overview<br>6.4.2 Timing - RX_START and TRX_END Interrupts            | ••••• |
| 7 Operating Modes                                                           |       |
| 7.1 Basic Operating Mode                                                    |       |
| 7.1.1 State Control                                                         | 19    |
| 7.1.2 Basic Operating Mode Description                                      |       |
| 7.1.3 Basic Mode Timing                                                     |       |
| 7.2 Extended Operating Mode<br>7.2.1 Configuration and State Control        |       |
| 7.2.2 Interrupt Handling in Extended Operating Mode                         |       |
| 7.2.3 Extended Operation Mode Description                                   |       |
| 8 Functional Description                                                    | 35    |
| 8.1 Introduction - Frame Format                                             |       |
| 8.1.1 PHY Protocol Layer Data Unit (PPDU)                                   |       |
| 8.1.2 MAC Protocol Layer Data Unit (MPDU)                                   |       |
| 8.2 Frame Check Sequence (FCS)                                              |       |
| 8.2.2 CRC calculation                                                       |       |
| 8.2.3 Automatic FCS generation                                              |       |
|                                                                             | 79    |





| 8.2.4 Automatic FCS check                                                                                                                                                                                                                  |                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| <ul> <li>8.3 Frame Buffer</li></ul>                                                                                                                                                                                                        |                      |
| <ul> <li>8.4 Energy Detection (ED)</li> <li>8.4.1 Overview.</li> <li>8.4.2 Request an ED Measurement</li></ul>                                                                                                                             | 41<br>41<br>41       |
| <ul> <li>8.5 Received Signal Strength Indicator (RSSI)</li> <li>8.5.1 Overview.</li> <li>8.5.2 Reading RSSI.</li> <li>8.5.3 Data Interpretation.</li> <li>8.5.4 Register Description</li> <li>8.6 Link Quality Indication (LQI)</li> </ul> |                      |
| 8.6.1 Overview                                                                                                                                                                                                                             | 43<br>43             |
| <ul> <li>8.7 Clear Channel Assessment (CCA)</li> <li>8.7.1 Overview.</li> <li>8.7.2 CCA Request.</li> <li>8.7.3 Register Description</li> </ul>                                                                                            |                      |
| <ul> <li>8.8 Voltage Regulators (AVREG, DVREG)</li></ul>                                                                                                                                                                                   |                      |
| 8.9 Battery Monitor (BATMON)<br>8.9.1 Overview.<br>8.9.2 Configuring BATMON.<br>8.9.3 Data Interpretation.<br>8.9.4 Register Description                                                                                                   |                      |
| <ul> <li>8.10 Crystal Oscillator (XOSC)</li></ul>                                                                                                                                                                                          | 50<br>50<br>51<br>51 |
| 8.11 Frequency Synthesizer (PLL)         8.11.1 Overview                                                                                                                                                                                   | 53<br>53<br>53       |

5131C-ZIGB-05/22/07

# AT86RF230

| 8.12 Automatic Filter Tuning (FTN)                                           | 54 |
|------------------------------------------------------------------------------|----|
| 9 Technical Parameters                                                       | 55 |
| 9.1 Absolute Maximum Ratings                                                 | 55 |
| 9.2 Recommended Operating Range                                              | 55 |
| 9.3 Digital Pin Specifications                                               | 55 |
| 9.4 Digital Interface Timing Specifications                                  | 56 |
| 9.5 General RF Specifications                                                | 56 |
| 9.6 Transmitter Specifications                                               | 57 |
| 9.7 Receiver Specifications                                                  | 57 |
| 9.8 Current Consumption Specifications                                       |    |
| 9.9 Crystal Parameter Requirements                                           |    |
| 10 Register Reference                                                        | 59 |
| 11 Abbreviations                                                             | 69 |
| 12 Ordering Information                                                      |    |
| 13 Soldering Information                                                     |    |
| 14 Package Thermal Properties                                                | 71 |
| 15 Package Drawing – 32QN1                                                   |    |
| Appendix A - Continuous Transmission Test Mode                               | 73 |
| A.1 - Overview                                                               | 73 |
| A.2 - Configuration                                                          | 73 |
| A.3 - Disclaimer                                                             | 74 |
| Appendix B - Errata                                                          | 75 |
| B.1 - Data frames with destination address=0xFFFF is acknowledged in RX_AACK | 75 |
| B.2 - Frame Upload in RX_AACK                                                | 75 |
| B.3 - TX_ARET returns TRAC_STATUS=SUCCESS even though transaction failed     | 75 |
| B.4 - Sensitivity to continuous wave interferers                             |    |
| B.5 - TRX_END_IRQ occurs sometimes too late in TX_ARET_ON state              |    |
| B.6 - TX_ARET ACK wait time too short                                        |    |
| B.7 - CCA Request is not executed                                            | 76 |
| References                                                                   | 77 |
| Revision History                                                             |    |





#### Headquarters

*Atmel Corporation* 2325 Orchard Parkway San Jose, CA 95131 USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### International

Atmel Asia Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369 Atmel Europe Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex France Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11

#### Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Product Contact**

Web Site www.atmel.com *Technical Support* Enter Product Line E-mail Sales Contact www.atmel.com/contacts

Literature Requests www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© 2007 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.