



## 350-mW MONO AUDIO POWER AMPLIFIER WITH DIFFERENTIAL INPUTS

- Fully Specified for 3.3-V and 5-V Operation
- Wide Power Supply Compatibility 2.5 V – 5.5 V
- Output Power for  $R_1 = 8 \Omega$ -350 mW at V<sub>DD</sub> = 5 V
  - -250 mW at V<sub>DD</sub> = 3.3 V
- **Ultralow Supply Current in Shutdown** Mode . . . 0.15 µA
- **Thermal and Short-Circuit Protection** 
  - Surface-Mount Packaging
  - SOIC
  - PowerPAD<sup>™</sup> MSOP

## DESCRIPTION



The TPA321 is a bridge-tied load (BTL) audio power amplifier developed especially for low-voltage applications where internal speakers are required. Operating with a 3.3-V supply, the TPA321 can deliver 250 mW of continuous power into a BTL 8-Ω load at less than 1% THD+N throughout voice band frequencies. Although this device is characterized out to 20 kHz, its operation was optimized for narrower band applications such as cellular communications. The BTL configuration eliminates the need for external coupling capacitors on the output in most applications, which is particularly important for small battery-powered equipment. This device features a shutdown mode for power-sensitive applications with a quiescent current of 0.15 µA during shutdown. The TPA321 is available in an 8-pin SOIC surface-mount package and the surface-mount PowerPAD<sup>™</sup> MSOP, which reduces board space by 50% and height by 40%.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.

Æλ





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **AVAILABLE OPTIONS**

| T             | PACKAGE                          | MSOP                      |               |
|---------------|----------------------------------|---------------------------|---------------|
| <b>'</b> ∧    | SMALL OUTLINE <sup>(1)</sup> (D) | MSOP <sup>(1)</sup> (DGN) | SYMBOLIZATION |
| -40°C to 85°C | TPA321D                          | TPA321DGN                 | AJB           |

(1) The D and DGN packages are available taped and reeled. To order a taped and reeled part, add the suffix R to the part number (e.g., TPA321DR).

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                              | UNIT                                              |
|------------------|--------------------------------------------------------------|---------------------------------------------------|
| $V_{DD}$         | Supply voltage                                               | 6 V                                               |
| VI               | Input voltage                                                | –0.3 V to V <sub>DD</sub> +0.3 V                  |
|                  | Continuous total power dissipation                           | Internally limited (see Dissipation Rating Table) |
| T <sub>A</sub>   | Operating free-air temperature range                         | -40°C to 85°C                                     |
| TJ               | Operating junction temperature range                         | -40°C to 150°C                                    |
| T <sub>stg</sub> | Storage temperature range                                    | -65°C to 150°C                                    |
|                  | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C                                             |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **DISSIPATION RATING TABLE**

| PACKAGE | $T_A \le 25^{\circ}C$ | DERATING FACTOR | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|---------|-----------------------|-----------------|-----------------------|-----------------------|
| D       | 725 mW                | 5.8 mW/°C       | 464 mW                | 377 mW                |
| DGN     | 2.14 W <sup>(1)</sup> | 17.1 mW/°C      | 1.37 W                | 1.11 W                |

(1) See the Texas Instruments document, PowerPAD Thermally Enhanced Package Application Report (literature number SLMA002), for more information on the PowerPAD<sup>™</sup> package. The thermal data was measured on a PCB layout based on the information in the section entitled Texas Instruments Recommended Board for PowerPAD on page 33 of the before mentioned document.

#### **RECOMMENDED OPERATING CONDITIONS**

|                 |                                |          | MIN                 | MAX                 | UNIT |
|-----------------|--------------------------------|----------|---------------------|---------------------|------|
| V <sub>DD</sub> | Supply voltage                 |          | 2.5                 | 5.5                 | V    |
| VIH             | High-level voltage             | SHUTDOWN | 0.9 V <sub>DD</sub> |                     | V    |
| VIL             | Low-level voltage              | SHUTDOWN |                     | 0.1 V <sub>DD</sub> | V    |
| T <sub>A</sub>  | Operating free-air temperature |          |                     | 85                  | °C   |

## **ELECTRICAL CHARACTERISTICS**

at specified free-air temperature, V\_{DD} = 3.3 V, T\_A = 25^{\circ}C (unless otherwise noted)

|                     | PARAMETER                                       | TEST CONDITIONS                                              | MIN | TYP  | MAX | UNIT |
|---------------------|-------------------------------------------------|--------------------------------------------------------------|-----|------|-----|------|
| V <sub>oo</sub>     | Output offset voltage (measured differentially) | SHUTDOWN = 0 V, $R_L$ = 8 $\Omega$ , $R_F$ = 10 k $\Omega$   |     | 5    | 20  | mV   |
| PSRR                | Power supply rejection ratio                    | $V_{DD} = 3.2 \text{ V to } 3.4 \text{ V}$                   |     | 85   |     | dB   |
| I <sub>DD</sub>     | Supply current (see Figure 3)                   | SHUTDOWN = 0 V, $R_F = 10 k\Omega$                           |     | 0.7  | 1.5 | mA   |
| I <sub>DD(SD)</sub> | Supply current, shutdown mode (see Figure 4)    | SHUTDOWN = $V_{DD}$ , $R_F$ = 10 k $\Omega$                  |     | 0.15 | 5   | μA   |
| I <sub>IH</sub>     | High-level input current                        | SHUTDOWN, $V_{DD} = 3.3 \text{ V}$ , $V_{I} = 3.3 \text{ V}$ |     |      | 1   | μA   |
| I <sub>IL</sub>     | Low-level input current                         | SHUTDOWN, $V_{DD} = 3.3 \text{ V}$ , $V_{I} = 0 \text{ V}$   |     |      | 1   | μA   |

## **OPERATING CHARACTERISTICS**

 $V_{DD} = 3.3 \text{ V}, \text{ } \text{T}_{\text{A}} = 25^{\circ}\text{C}, \text{ } \text{R}_{\text{L}} = 8 \text{ } \Omega$ 

|                | PARAMETER                            | TEST CONDITIONS                                        |                                           | MIN TYP | MAX | UNIT    |
|----------------|--------------------------------------|--------------------------------------------------------|-------------------------------------------|---------|-----|---------|
| Po             | Output power <sup>(1)</sup>          | THD = 0.5%,                                            | See Figure 9                              | 250     |     | mW      |
| THD + N        | Total harmonic distortion plus noise | $P_{O} = 250 \text{ mW},$<br>$A_{V} = -2 \text{ V/V},$ | f = 20 Hz to 4 kHz,<br>See Figure 7       | 1.3%    |     |         |
|                | Maximum output power bandwidth       | $A_V = -2 V/V, THD = 3\%, S$                           | See Figure 7                              | 10      |     | kHz     |
| B <sub>1</sub> | Unity-gain bandwidth                 | Open loop,                                             | See Figure 15                             | 1.4     |     | MHz     |
|                | Supply ripple rejection ratio        | f = 1 kHz, C <sub>B</sub> = 1 μF, See                  | Figure 2                                  | 71      |     | dB      |
| V <sub>n</sub> | Noise output voltage                 |                                                        | C <sub>B</sub> = 0.1 μF,<br>See Figure 19 | 15      |     | μV(rms) |

(1) Output power is measured at the output terminals of the device at f = 1 kHz.

## **ELECTRICAL CHARACTERISTICS**

at specified free-air temperature,  $V_{DD}$  = 5 V,  $T_A$  = 25°C (unless otherwise noted)

|                     | PARAMETER                                       | TEST CONDITIONS                                         | MIN | TYP  | MAX | UNIT |
|---------------------|-------------------------------------------------|---------------------------------------------------------|-----|------|-----|------|
| V <sub>oo</sub>     | Output offset voltage (measured differentially) | SHUTDOWN = 0 V, $R_L = 8 \Omega$ , $R_F = 10 k\Omega$   |     | 5    | 20  | mV   |
| PSRR                | Power supply rejection ratio                    | V <sub>DD</sub> = 4.9 V to 5.1 V                        |     | 78   |     | dB   |
| I <sub>DD</sub>     | Supply current (see Figure 3)                   | SHUTDOWN = 0 V, $R_F = 10 \text{ k}\Omega$              |     | 0.7  | 1.5 | mA   |
| I <sub>DD(SD)</sub> | Supply current, shutdown mode (see Figure 4)    | SHUTDOWN = $V_{DD}$ , $R_F = 10 \text{ k}\Omega$        |     | 0.15 | 5   | μA   |
| I <sub>IH</sub>     | High-level input current                        | SHUTDOWN, $V_{DD} = 5.5 V$ , $V_I = V_{DD}$             |     |      | 1   | μA   |
| I <sub>IL</sub>     | Low-level input current                         | SHUTDOWN, $V_{DD} = 5.5 \text{ V}, V_{I} = 0 \text{ V}$ |     |      | 1   | μA   |

## **OPERATING CHARACTERISTICS**

 $\mathsf{V}_{\mathsf{DD}} = 5 \ \mathsf{V}, \ \mathsf{T}_{\mathsf{A}} = 25^\circ\mathsf{C}, \ \mathsf{R}_{\mathsf{L}} = 8 \ \Omega$ 

|                | PARAMETER                            | TEST CONDITIONS                                                                         |                                           | MIN | TYP | MAX | UNIT    |
|----------------|--------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------|-----|-----|-----|---------|
| Po             | Output power                         | THD = 0.5%,                                                                             | See Figure 13                             |     | 700 |     | mW      |
| THD + N        | Total harmonic distortion plus noise | $P_{O} = 350 \text{ mW},$<br>$A_{V} = -2 \text{ V/V},$                                  | f = 20 Hz to 4 kHz, See<br>Figure 11      |     | 1%  |     |         |
|                | Maximum output power bandwidth       | $A_V = -2 V/V$ , THD =                                                                  | = 2%, See Figure 11                       |     | 10  |     | kHz     |
| B <sub>1</sub> | Unity-gain bandwidth                 | Open loop,                                                                              | See Figure 16                             |     | 1.4 |     | MHz     |
|                | Supply ripple rejection ratio        | f = 1 kHz, C <sub>B</sub> = 1 μł                                                        | F, See Figure 2                           |     | 65  |     | dB      |
| V <sub>n</sub> | Noise output voltage                 | $\begin{array}{l} A_{V} = \textbf{-1} \; V/V, \\ R_{L} = 32 \; \Omega \; , \end{array}$ | C <sub>B</sub> = 0.1 μF,<br>See Figure 20 |     | 15  |     | μV(rms) |



#### **Terminal Functions**

| TERMINA          | AL . | 1/0 | DESCRIPTION                                                                                                                                                                       |
|------------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME             | NO.  | 1/0 | DESCRIPTION                                                                                                                                                                       |
| BYPASS           | 2    | Ι   | BYPASS is the tap to the voltage divider for internal mid-supply bias. This terminal should be connected to a $0.1-\mu$ F to $1-\mu$ F capacitor when used as an audio amplifier. |
| GND              | 7    |     | GND is the ground connection.                                                                                                                                                     |
| IN-              | 4    | Ι   | IN- is the inverting input. IN- is typically used as the audio input terminal.                                                                                                    |
| IN+              | 3    | Ι   | IN+ is the noninverting input. IN+ is typically tied to the BYPASS terminal for SE operations.                                                                                    |
| SHUTDOWN         | 1    | Ι   | SHUTDOWN places the entire device in shutdown mode when held high ( $I_{DD} \sim 0.15 \ \mu A$ ).                                                                                 |
| V <sub>DD</sub>  | 6    |     | V <sub>DD</sub> is the supply voltage terminal.                                                                                                                                   |
| V <sub>O</sub> + | 5    | 0   | V <sub>O</sub> + is the positive BTL output.                                                                                                                                      |
| V <sub>O</sub> - | 8    | 0   | V <sub>O</sub> - is the negative BTL output.                                                                                                                                      |

## PARAMETER MEASUREMENT INFORMATION



Figure 1. Test Circuit

## **TYPICAL CHARACTERISTICS**

#### Table of Graphs

|                  |                                      |                    | FIGURE        |
|------------------|--------------------------------------|--------------------|---------------|
| k <sub>SVR</sub> | Supply voltage rejection ratio       | vs Frequency       | 2             |
| I <sub>DD</sub>  | Supply current                       | vs Supply voltage  | 3, 4          |
| Б                |                                      | vs Supply voltage  | 5             |
| Po               | Output power                         | vs Load resistance | 6             |
| THD+N            | Total harmonic distortion plus noise | vs Frequency       | 7, 8, 11, 12  |
|                  | Total harmonic distortion plus hoise | vs Output power    | 9, 10, 13, 14 |
|                  | Open-loop gain and phase             | vs Frequency       | 15, 16        |
|                  | Closed-loop gain and phase           | vs Frequency       | 17, 18        |
| V <sub>n</sub>   | Output noise voltage                 | vs Frequency       | 19, 20        |
| P <sub>D</sub>   | Power dissipation                    | vs Output power    | 21, 22        |





























Figure 19.

Figure 20.







(1)

#### **APPLICATION INFORMATION**

#### **BRIDGE-TIED LOAD**

Figure 23 shows a linear audio power amplifier (APA) in a BTL configuration. The TPA321 BTL amplifier consists of two linear amplifiers driving both ends of the load. There are several potential benefits to this differential drive configuration but power to the load should be initially considered. The differential drive to the speaker means that as one side is slewing up, the other side is slewing down, and vice versa. This, in effect, doubles the voltage swing on the load as compared to a ground-referenced load. Plugging  $2 \times V_{O(PP)}$  into the power equation, where voltage is squared, yields  $4 \times$  the output power from the same supply rail and load impedance (see Equation 1).

$$V_{(RMS)} = \frac{V_{O(PP)}}{2\sqrt{2}}$$
  
Power =  $\frac{V_{(RMS)}^{2}}{R_{L}}$ 

Figure 23. Bridge-Tied Load Configuration

In a typical portable handheld equipment sound channel operating at 3.3 V, bridging raises the power into an 8- $\Omega$  speaker from a single-ended (SE, ground reference) limit of 62.5 mW to 250 mW. In sound power that is a 6-dB improvement, which is loudness that can be heard. In addition to increased power, there are frequency response concerns. Consider the single-supply SE configuration shown in Figure 24. A coupling capacitor is required to block the dc offset voltage from reaching the load. These capacitors can be quite large (approximately 33  $\mu$ F to 1000  $\mu$ F) so they tend to be expensive, heavy, occupy valuable PCB area, and have the additional drawback of limiting low-frequency performance of the system. This frequency limiting effect is due to the high pass filter network created with the speaker impedance and the coupling capacitance and is calculated with Equation 2.

$$f_c = \frac{1}{2\pi R_L C_C}$$
(2)

For example, a  $68-\mu$ F capacitor with an  $8-\Omega$  speaker would attenuate low frequencies below 293 Hz. The BTL configuration cancels the dc offsets, eliminating the need for the blocking capacitors. Low-frequency performance is then limited only by the input network and speaker response. Cost and PCB space are also minimized by eliminating the bulky coupling capacitor.

### **APPLICATION INFORMATION (continued)**



Figure 24. Single-Ended Configuration and Frequency Response

Increasing power to the load does carry a penalty of increased internal power dissipation. The increased dissipation is understandable considering that the BTL configuration produces  $4\times$  the output power of a SE configuration. Internal dissipation versus output power is discussed further in the *thermal considerations* section.

### **BTL AMPLIFIER EFFICIENCY**

Linear amplifiers are inefficient. The primary cause of these inefficiencies is voltage drop across the output stage transistors. There are two components of the internal voltage drop. One is the headroom or dc voltage drop that varies inversely to output power. The second component is due to the sine-wave nature of the output. The total voltage drop can be calculated by subtracting the RMS value of the output voltage from  $V_{DD}$ . The internal voltage drop multiplied by the RMS value of the supply current,  $I_{DD(RMS)}$ , determines the internal power dissipation of the amplifier.

An easy-to-use equation to calculate efficiency starts out as being equal to the ratio of power from the power supply to the power delivered to the load. To accurately calculate the RMS values of power in the load and in the amplifier, the current and voltage waveform shapes must first be understood (see Figure 25).



Figure 25. Voltage and Current Waveforms for BTL Amplifiers

Although the voltages and currents for SE and BTL are sinusoidal in the load, currents from the supply are different between SE and BTL configurations. In an SE application the current waveform is a half-wave rectified shape, whereas in BTL it is a full-wave rectified waveform. This means RMS conversion factors are different. Keep in mind that for most of the waveform both the push and pull transistors are not on at the same time, which supports the fact that each amplifier in the BTL device only draws current from the supply for half the waveform. The following equations are the basis for calculating amplifier efficiency.

#### **APPLICATION INFORMATION (continued)**

where

here  

$$P_{L} = \frac{V_{L(RMS)}^{2}}{R_{L}} = \frac{V_{p}^{2}}{2R_{L}}$$

$$V_{L(RMS)} = \frac{V_{P}}{\sqrt{2}}$$

$$P_{SUP} = V_{DD} I_{DD(RMS)} = \frac{V_{DD}}{\pi F}$$

$$I_{DD(RMS)} = \frac{2V_{P}}{\pi R_{I}}$$

Efficiency =  $\frac{P_L}{P_{SUP}}$ 

(3)

Efficiency of a BTL configuration = 
$$\frac{\pi V_P}{2V_{DD}} = \frac{\pi \left(\frac{P_L R_L}{2}\right)^{1/2}}{2V_{DD}}$$

(4)

Table 1 employs Equation 4 to calculate efficiencies for three different output power levels. The efficiency of the amplifier is quite low for lower power levels and rises sharply as power to the load is increased resulting in a nearly flat internal power dissipation over the normal operating range. The internal dissipation at full output power is less than in the half-power range. Calculating the efficiency for a specific system is the key to proper power supply design.

| OUTPUT POWER<br>(W) | EFFICIENCY<br>(%) | PEAK-to-PEAK<br>VOLTAGE<br>(V) | INTERNAL<br>DISSIPATION<br>(W) |
|---------------------|-------------------|--------------------------------|--------------------------------|
| 0.125               | 33.6              | 1.41                           | 0.26                           |
| 0.25                | 47.6              | 2.00                           | 0.29                           |
| 0.375               | 58.3              | 2.45 <sup>(1)</sup>            | 0.28                           |

Table 1. Efficiency vs Output Power in 3.3-V 8- $\Omega$  BTL Systems

(1) High-peak voltage values cause the THD to increase.

A final point to remember about linear amplifiers (either SE or BTL) is how to manipulate the terms in the efficiency equation to utmost advantage when possible. Note that in Equation 4, V<sub>DD</sub> is in the denominator. This indicates that as V<sub>DD</sub> goes down, efficiency goes up.

## **APPLICATION SCHEMATICS**

Figure 26 is a schematic diagram of a typical handheld audio application circuit, configured for a gain of -10 V/V.





Figure 27 is a schematic diagram of a typical handheld audio application circuit, configured for a gain of -10 V/V with a differential input.



Figure 27. TPA321 Application Circuit With Differential Input

It is important to note that using the additional R<sub>F</sub> resistor connected between IN+ and BYPASS causes  $V_{DD}/2$  to shift slightly, which could influence the THD+N performance of the amplifier. Although an additional external operational amplifier could be used to buffer BYPASS from R<sub>F</sub>, tests in the lab have shown that the THD+N performance is only minimally affected by operating in the fully differential mode as shown in Figure 27. The following sections discuss the selection of the components used in Figure 26 and Figure 27.



#### **COMPONENT SELECTION**

#### Gain Setting Resistors, R<sub>F</sub> and R<sub>I</sub>

The gain for each audio input of the TPA321 is set by resistors  $R_F$  and  $R_I$  according to Equation 5 for BTL mode.

BTL Gain = 
$$A_V = -2\left(\frac{R_F}{R_I}\right)$$
 (5)

BTL mode operation brings about the factor 2 in the gain equation due to the inverting amplifier mirroring the voltage swing across the load. Given that the TPA321 is a MOS amplifier, the input impedance is high; consequently, input leakage currents are not generally a concern, although noise in the circuit increases as the value of  $R_F$  increases. In addition, a certain range of  $R_F$  values is required for proper start-up operation of the amplifier. Taken together, it is recommended that the effective impedance seen by the inverting node of the amplifier be set between 5 k $\Omega$  and 20 k $\Omega$ . The effective impedance is calculated in Equation 6.

Effective Impedance = 
$$\frac{R_F R_I}{R_F + R_I}$$
 (6)

As an example, consider an input resistance of 10 k $\Omega$  and a feedback resistor of 50 k $\Omega$ . The BTL gain of the amplifier would be –10 V/V, and the effective impedance at the inverting terminal would be 8.3 k $\Omega$ , which is well within the recommended range.

For high-performance applications metal film resistors are recommended because they tend to have lower noise levels than carbon resistors. For values of  $R_F$  above 50 k $\Omega$ , the amplifier tends to become unstable due to a pole formed from  $R_F$  and the inherent input capacitance of the MOS input structure. For this reason, place a small compensation capacitor ( $C_F$ ) of approximately 5 pF in parallel with  $R_F$  when  $R_F$  is greater than 50 k $\Omega$ . In effect, this creates a low-pass filter network with the cutoff frequency defined in Equation 7.



(7)

For example, if  $R_F$  is 100 k $\Omega$  and  $C_F$  is 5 pF then  $f_c$  is 318 kHz, which is well outside of audio range.

#### Input Capacitor, C<sub>1</sub>

In the typical application, input capacitor  $C_1$  is required to allow the amplifier to bias the input signal to the proper dc level for optimum operation. In this case,  $C_1$  and  $R_1$  form a high-pass filter with the corner frequency determined in Equation 8.



(8)

SLOS312C-JUNE 2000-REVISED JUNE 2004



The value of  $C_I$  is important to consider as it directly affects the bass (low-frequency) performance of the circuit. Consider the example where  $R_I$  is 10 k $\Omega$  and the specification calls for a flat bass response down to 40 Hz. Equation 8 is reconfigured as Equation 9.

$$C_{|} = \frac{1}{2\pi R_{|} f_{c}}$$
<sup>(9)</sup>

In this example,  $C_I$  is 0.40  $\mu$ F, so one would likely choose a value in the range of 0.47  $\mu$ F to 1  $\mu$ F. A further consideration for this capacitor is the leakage path from the input source through the input network ( $R_I$ ,  $C_I$ ) and the feedback resistor ( $R_F$ ) to the load. This leakage current creates a dc offset voltage at the input to the amplifier that reduces useful headroom, especially in high gain applications. For this reason a low-leakage tantalum or ceramic capacitor is the best choice. When polarized capacitors are used, the positive side of the capacitor should face the amplifier input in most applications, as the dc level there is held at  $V_{DD}/2$ , which is likely higher than the source dc level. It is important to confirm the capacitor polarity in the application.

#### Power Supply Decoupling, C<sub>S</sub>

The TPA321 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD) is as low as possible. Power supply decoupling also prevents oscillations for long lead lengths between the amplifier and the speaker. The optimum decoupling is achieved by using two capacitors of different types that target different types of noise on the power supply leads. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 0.1  $\mu$ F, placed as close as possible to the device V<sub>DD</sub> lead, works best. For filtering lower-frequency noise signals, a larger aluminum electrolytic capacitor of 10  $\mu$ F or greater placed near the audio power amplifier is recommended.

#### Midrail Bypass Capacitor, C<sub>B</sub>

The midrail bypass capacitor,  $C_B$ , is the most critical capacitor and serves several important functions. During start-up or recovery from shutdown mode,  $C_B$  determines the rate at which the amplifier starts up. The second function is to reduce noise produced by the power supply caused by coupling into the output drive signal. This noise is from the midrail generation circuit internal to the amplifier, which appears as degraded PSRR and THD + N. The capacitor is fed from a 250-k $\Omega$  source inside the amplifier. To keep the start-up pop as low as possible, the relationship shown in Equation 10 should be maintained, which insures the input capacitor is fully charged and the amplifier starts up.

$$\frac{10}{\left(C_{B} \times 250 \text{ k}\Omega\right)} \leq \frac{1}{\left(R_{F} + R_{I}\right)C_{I}}$$
(10)

As an example, consider a circuit where  $C_B$  is 2.2  $\mu$ F,  $C_I$  is 0.47  $\mu$ F,  $R_F$  is 50 k $\Omega$ , and  $R_I$  is 10 k $\Omega$ . Inserting these values into the Equation 10 we get:

 $18.2 \leq 35.5$ 

which satisfies the rule. Bypass capacitor,  $C_B$ , values of 2.2- $\mu$ F to 1- $\mu$ F ceramic or tantalum low-ESR capacitors are recommended for the best THD and noise performance.



#### **USING LOW-ESR CAPACITORS**

Low-ESR capacitors are recommended throughout this application. A real (as opposed to ideal) capacitor can be modeled simply as a resistor in series with an ideal capacitor. The voltage drop across this resistor minimizes the beneficial effects of the capacitor in the circuit. The lower the equivalent value of this resistance, the more the real capacitor behaves like an ideal capacitor.

#### **5-V VERSUS 3.3-V OPERATION**

The TPA321 operates over a supply range of 2.5 V to 5.5 V. This data sheet provides full specifications for 5-V and 3.3-V operation, as these are considered to be the two most common standard voltages. There are no special considerations for 3.3-V versus 5-V operation with respect to supply bypassing, gain setting, or stability. The most important consideration is that of output power. Each amplifier in TPA321 can produce a maximum voltage swing of V<sub>DD</sub> –1 V. This means, for 3.3-V operation, clipping starts to occur when V<sub>O(PP)</sub> = 2.3 V as opposed to V<sub>O(PP)</sub> = 4 V at 5 V. The reduced voltage swing subsequently reduces maximum output power into an 8- $\Omega$  load before distortion becomes significant.

Operation from 3.3-V supplies, as can be shown from the efficiency formula in Equation 4, consumes approximately two-thirds the supply power for a given output-power level than operation from 5-V supplies.

#### HEADROOM AND THERMAL CONSIDERATIONS

Linear power amplifiers dissipate a significant amount of heat in the package under normal operating conditions. A typical music CD requires 12 dB to 15 dB of dynamic headroom to pass the loudest portions without distortion as compared with the average power output. The TPA321 data sheet shows that when the TPA321 is operating from a 5-V supply into a 8- $\Omega$  speaker, 350 mW peaks are available. Converting watts to dB:

$$P_{dB} = 10 \log \frac{P_W}{P_{ref}} = 10 \log \frac{350 \text{ mW}}{1 \text{ W}} = -4.6 \text{ dB}$$

Subtracting the headroom restriction to obtain the average listening level without distortion yields:

4.6 dB - 15 dB = -19.6 dB (15-dB headroom) 4.6 dB - 12 dB = -16.6 dB (12-dB headroom) 4.6 dB - 9 dB = -13.6 dB (9-dB headroom) 4.6 dB - 6 dB = -10.6 dB (6-dB headroom) 4.6 dB - 3 dB = -7.6 dB (3-dB headroom)

Converting dB back into watts:

 $P_W = 10^{PdB/10} \times P_{ref}$ 

- = 11 mW (15 dB headroom)
- = 22 mW (12-dB headroom)
- = 44 mW (9-dB headroom)
- = 88 mW (6-dB headroom)
- = 175 mW (3-dB headroom)

This is valuable information to consider when attempting to estimate the heat dissipation requirements for the amplifier system. Comparing the absolute worst case, which is 350 mW of continuous power output with 0 dB of headroom, against 12-dB and 15-dB applications drastically affects maximum ambient temperature ratings for the system. Using the power dissipation curves for a 5-V, 8- $\Omega$  system, the internal dissipation in the TPA321 and maximum ambient temperatures is shown in Table 2.

| PEAK OUTPUT<br>POWER |               |         | MAXIMUM AMBIENT<br>TEMPERATURE |
|----------------------|---------------|---------|--------------------------------|
| (mW)                 | FOWER         | (11144) | 0 CFM                          |
| 350                  | 350 mW        | 600     | 46°C                           |
| 350                  | 175 mW (3 dB) | 500     | 64°C                           |
| 350                  | 88 mW (6 dB)  | 380     | 85°C                           |
| 350                  | 44 mW (9 dB)  | 300     | 98°C                           |
| 350                  | 22 mW (12 dB) | 200     | 115°C                          |
| 350                  | 11 mW (15 dB) | 180     | 119°C                          |

## Table 2. TPA321 Power Rating, 5-V, 8- $\Omega$ BTL

Table 2 shows that the TPA321 can be used to its full 350-mW rating without any heat sinking in still air up to 46°C.

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type       | Package<br>Drawing | Pins | Packag<br>Qty | e Eco Plan <sup>(2)</sup>  | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------------|--------------------|------|---------------|----------------------------|------------------|------------------------------|
| TPA321D          | ACTIVE                | SOIC                  | D                  | 8    | 75            | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPA321DG4        | ACTIVE                | SOIC                  | D                  | 8    | 75            | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPA321DGN        | ACTIVE                | MSOP-<br>Power<br>PAD | DGN                | 8    | 80            | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPA321DGNG4      | ACTIVE                | MSOP-<br>Power<br>PAD | DGN                | 8    | 80            | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPA321DGNR       | ACTIVE                | MSOP-<br>Power<br>PAD | DGN                | 8    | 2500          | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPA321DGNRG4     | ACTIVE                | MSOP-<br>Power<br>PAD | DGN                | 8    | 2500          | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPA321DR         | ACTIVE                | SOIC                  | D                  | 8    | 2500          | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPA321DRG4       | ACTIVE                | SOIC                  | D                  | 8    | 2500          | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                       |                    |   |      |                          |                          |         |         |         |            |           |                  |
|-----------------------------|-----------------------|--------------------|---|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| Device                      |                       | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPA321DGNR                  | MSOP-<br>Power<br>PAD | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3     | 3.4     | 1.4     | 8.0        | 12.0      | Q1               |
| TPA321DR                    | SOIC                  | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4     | 5.2     | 2.1     | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

17-Apr-2009



\*All dimensions are nominal

| Device     | Package Type  | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|---------------|-----------------|------|------|-------------|------------|-------------|
| TPA321DGNR | MSOP-PowerPAD | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TPA321DR   | SOIC          | D               | 8    | 2500 | 346.0       | 346.0      | 29.0        |

DGN (S-PDSO-G8) PowerPAD<sup>™</sup> PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <http://www.ti.com>.
- E. Falls within JEDEC MO-187 variation AA-T

#### PowerPAD is a trademark of Texas Instruments.





### THERMAL PAD MECHANICAL DATA

DGN (S-PDSO-G8)

THERMAL INFORMATION

This PowerPAD  $^{\mathbf{M}}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

# DGN (R-PDSO-G8) PowerPAD™



NOTES:

- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at
- www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
   Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



D (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



A. All linear almensions are in inches (millimeters).B. This drawing is subject to change without notice.

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.
- Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.
- E. Reference JEDEC MS-012 variation AA.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                  |                                   |
|-----------------------------|------------------------|-------------------------------|-----------------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio                         | www.ti.com/audio                  |
| Data Converters             | dataconverter.ti.com   | Automotive                    | www.ti.com/automotive             |
| DLP® Products               | www.dlp.com            | Communications and<br>Telecom | www.ti.com/communications         |
| DSP                         | dsp.ti.com             | Computers and<br>Peripherals  | www.ti.com/computers              |
| Clocks and Timers           | www.ti.com/clocks      | Consumer Electronics          | www.ti.com/consumer-apps          |
| Interface                   | interface.ti.com       | Energy                        | www.ti.com/energy                 |
| Logic                       | logic.ti.com           | Industrial                    | www.ti.com/industrial             |
| Power Mgmt                  | power.ti.com           | Medical                       | www.ti.com/medical                |
| Microcontrollers            | microcontroller.ti.com | Security                      | www.ti.com/security               |
| RFID                        | www.ti-rfid.com        | Space, Avionics & Defense     | www.ti.com/space-avionics-defense |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video and Imaging             | www.ti.com/video                  |
|                             |                        | Wireless                      | www.ti.com/wireless-apps          |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated