# BT1306-400D/600D Logic level triac Rev. 01 — 19 February 2004 **Product data** ### 1. Product profile #### 1.1 Description Logic level sensitive gate triac intended to be interfaced directly to microcontrollers, logic integrated circuits and other low power gate trigger circuits. #### 1.2 Features - Sensitive gate in all four quadrants - Low cost package. ### 1.3 Applications - General purpose bidirectional switching - Solid state relays - Phase control applications - Low power AC fan speed controllers. #### 1.4 Quick reference data - $V_{DRM} \le 600 \text{ V (BT1306-600D)}$ - $I_{TSM} \le 8 A$ - $V_{DRM} \le 400 \text{ V (BT1306-400D)}$ - **I**<sub>T(RMS)</sub> ≤ 0.6 A. ## 2. Pinning information Table 1: Pinning - SOT54 (TO-92), simplified outline and symbol | Pin | Description | Simplified outline | Symbol | |-----|-----------------|--------------------|---------------| | 1 | main terminal 2 | | , | | 2 | gate | 122 | 1 | | 3 | main terminal 1 | MSB033 | 2<br>3 MBL305 | | | | SOT54 (TO-92) | | ## 3. Ordering information **Table 2: Ordering information** | Type number | Package | Package | | |-------------|---------|-------------------------------------------------------------|---------| | | Name | Description | Version | | BT1306-600D | TO-92 | Plastic single-ended leaded (through hole) package; 3 leads | SOT54 | | BT1306-400D | TO-92 | Plastic single-ended leaded (through hole) package; 3 leads | SOT54 | ## 4. Limiting values **Table 3: Limiting values** In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | Min | Max | Unit | |---------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|------|------------------| | $V_{DRM}$ | repetitive peak off-state voltage | | | | | | | BT1306-600D | 25 °C ≤ T <sub>j</sub> ≤ 125 °C | - | 600 | V | | | BT1306-400D | | - | 400 | V | | I <sub>T(RMS)</sub> | on-state current (RMS value) | full sine wave; T <sub>lead</sub> ≤ 65 °C; Figure 1 and 2 | - | 0.6 | Α | | I <sub>TSM</sub> | non-repetitive peak on-state current | full sine wave; $T_j = 25$ °C prior to surge;<br>Figure 3 and 4 | | | | | | | t = 20 ms | - | 8 | Α | | | | t = 16.7 ms | - | 8.8 | Α | | I <sup>2</sup> t | I <sup>2</sup> t for fusing | t = 10 ms | - | 0.32 | A <sup>2</sup> s | | dl <sub>T</sub> /dt | repetitive rate of rise of on-state current after triggering | $I_{TM} = 1 \text{ A}$ ; $I_G = 0.2 \text{ A}$ ; $dI_G/dt = 0.2 \text{ A}/\mu\text{s}$ | | | | | | | T2+ G+ | - | 50 | A/μs | | | | T2+ G- | - | 50 | A/μs | | | | T2- G- | - | 50 | A/μs | | | | T2- G+ | - | 10 | A/μs | | $I_{GM}$ | gate current (peak value) | t = 2 μs max | - | 1 | Α | | $V_{GM}$ | gate voltage (peak value) | | - | 5 | V | | $P_{GM}$ | gate power (peak value) | | - | 5 | W | | $P_{G(AV)}$ | average gate power | $t = 2 \mu s max; T_{case} \le 80 °C$ | - | 0.1 | W | | T <sub>stg</sub> | storage temperature | | -40 | +150 | °C | | T <sub>j</sub> | junction temperature | | -40 | +125 | °C | Fig 1. Maximum permissible on-state current (RMS value) as a function of lead temperature. f = 50 Hz $T_{lead} \le 65 \text{ }^{\circ}\text{C}$ Fig 2. Maximum permissible repetitive on-state current (RMS value) as a function of surge duration for sinusoidal currents. $t_p \le 20 \text{ ms}$ initial $T_i \le 25 \,^{\circ}\text{C}$ Fig 3. Maximum permissible non-repetitive peak on-state current as a function of pulse width for sinusoidal currents. n = number of cycles f = 50 Hz initial $T_j \leq 25~^{\circ}C$ Fig 4. Maximum permissible non-repetitive peak on-state current as a function of number of cycles for sinusoidal currents; typical values. ### 5. Thermal characteristics Table 4: Thermal characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------|---------------------------------------------|---------------------------------------------------------------------|-----|-----|-----|------| | R <sub>th(j-lead)</sub> | thermal resistance from junction to lead | full cycle | - | - | 60 | K/W | | | | half cycle | | | 80 | | | $R_{th(j-a)}$ | thermal resistance from junction to ambient | mounted on a printed-circuit board;<br>lead length = 4 mm; Figure 5 | - | 150 | - | K/W | ## 5.1 Transient thermal impedance Fig 5. Transient thermal impedance from junction to ambient as a function of pulse duration; typical values. ### 6. Characteristics **Table 5: Characteristics** $T_i = 25 \,^{\circ}C$ unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Uni | | | |-----------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|--|--| | Static cha | racteristics | | | | | | | | | I <sub>GT</sub> | gate trigger current | V <sub>D</sub> = 12 V; I <sub>T</sub> = 0.1 A; Figure 8 | | | | | | | | | | T2+ G+ | - | 1 | 5 | mΑ | | | | | | T2+ G- | - | 2 | 5 | mΑ | | | | | | T2- G- | - | 2 | 5 | mΑ | | | | | | T2- G+ | - | 4 | 7 | mΑ | | | | IL | latching current | V <sub>D</sub> = 12 V; I <sub>T</sub> = 0.1 A; Figure 9 | | | | | | | | | | T2+ G+ | - | 1 | 10 | mΑ | | | | | | T2+ G- | - | 5 | 10 | mΑ | | | | | | T2- G- | - | 1 | 10 | mΑ | | | | | | T2- G+ | - | 2 | 10 | mΑ | | | | l <sub>H</sub> | holding current | V <sub>D</sub> = 12 V; I <sub>GT</sub> = 0.1 A; Figure 10 | - | 1 | 10 | mΑ | | | | V <sub>T</sub> | on-state voltage | I <sub>T</sub> = 0.85 A; Figure 11 | - | 1.4 | 1.9 | V | | | | V <sub>GT</sub> | gate trigger voltage | V <sub>D</sub> = 12 V; I <sub>T</sub> = 0.1 A; Figure 7 | - | 0.9 | 2 | V | | | | | | $V_D = V_{DRM}; I_T = 0.1 A; T_j = 110 ^{\circ}C$ | 0.1 | 0.7 | - | V | | | | I <sub>D</sub> | off-state leakage current | $V_D = V_{DRM(max)}$ ; $T_j = 110 ^{\circ}C$ | - | 3 | 100 | μΑ | | | | Dynamic ( | characteristics | | | | | | | | | dV <sub>D</sub> /dt | critical rate of rise of off-state voltage | $V_D$ = 67% of $V_{DM(max)}$ ; $T_{case}$ = 110 °C;<br>exponential waveform; gate open circuit;<br>Figure 12 | 30 | 45 | - | V/µ | | | | dV <sub>com</sub> /dt | critical rate of rise of commutation voltage | $V_D$ = rated $V_{DM}$ ; $T_{case}$ = 50 °C; $I_{TM}$ = 0.84 A; commutating dI/dt = 0.3 A/ms | - | 5 | - | V/µ | | | | tgt | gate controlled turn-on time | $I_{TM} = 1.0 \text{ A}; V_D = V_{DRM(max)}; I_G = 25 \text{ mA};$<br>$dI_G/dt = 5 \text{ A}/\mu \text{s}$ | - | 2 | - | μs | | | $\alpha = \text{conduction angle}$ $a = \frac{V_{GT(T_j)}}{V_{GT(25^{\circ}C)}}$ Fig 6. On-state dissipation as a function of on-state current (RMS value); maximum values. Fig 7. Normalized gate trigger voltage as a function of junction temperature; typical values. $a = \frac{I_{L(T_j)}}{I_{L(25^{\circ}C)}}$ Fig 9. Normalized latching current as a function of junction temperature; typical values. Fig 10. Normalized holding current as a function of junction temperature; typical values Fig 11. On-state current as a function of on-state voltage; typical and maximum values. Fig 12. Critical rate of rise of off-state voltage as a function of junction temperature; typical values. ## 7. Package outline #### Plastic single-ended leaded (through hole) package; 3 leads SOT54 #### **DIMENSIONS** (mm are the original dimensions) | UNIT | Α | b | b <sub>1</sub> | С | D | d | E | е | e <sub>1</sub> | L | L <sub>1</sub> <sup>(1)</sup> | |------|------------|--------------|----------------|--------------|------------|------------|------------|------|----------------|--------------|-------------------------------| | mm | 5.2<br>5.0 | 0.48<br>0.40 | 0.66<br>0.56 | 0.45<br>0.40 | 4.8<br>4.4 | 1.7<br>1.4 | 4.2<br>3.6 | 2.54 | 1.27 | 14.5<br>12.7 | 2.5 | #### Note 1. Terminal dimensions within this zone are uncontrolled to allow for flow of plastic and terminal irregularities. | OUTLINE | | REFER | ENCES | EUROPEAN | | | | |---------|-----|-------|------------|----------|------------|------------|--| | VERSION | IEC | JEDEC | JEDEC EIAJ | | PROJECTION | ISSUE DATE | | | SOT54 | | TO-92 | SC-43 | | | 97-02-28 | | Fig 13. SOT54 (TO-92). 9397 750 12593 © Koninklijke Philips Electronics N.V. 2004. All rights reserved. ## 8. Revision history #### Table 6: Revision history | Rev | Date | CPCN | Description | |-----|----------|------|-------------------------------| | 01 | 20040219 | - | Product data (9397 750 12593) | #### 9. Data sheet status | Level | Data sheet status <sup>[1]</sup> | Product status <sup>[2][3]</sup> | Definition | |-------|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. | | II | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. | | III | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). | - [1] Please consult the most recently issued data sheet before initiating or completing a design. - [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. - [3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status. #### 10. Definitions **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. **Limiting values definition** — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. **Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### 11. Disclaimers **Life support** — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. #### **Contact information** For additional information, please visit <a href="http://www.semiconductors.philips.com">http://www.semiconductors.philips.com</a>. For sales office addresses, send e-mail to: <a href="mailto:sales.addresses@www.semiconductors.philips.com">sales.addresses@www.semiconductors.philips.com</a>. 9397 750 12593 © Koninklijke Philips Electronics N.V. 2004. All rights reserved. Fax: +31 40 27 24825 ## BT1306-400D/600D ### **Philips Semiconductors** Logic level triac ### **Contents** | 1 | Product profile | |-----|-------------------------------| | 1.1 | Description | | 1.2 | Features | | 1.3 | Applications 1 | | 1.4 | Quick reference data | | 2 | Pinning information 1 | | 3 | Ordering information | | 4 | Limiting values 2 | | 5 | Thermal characteristics 4 | | 5.1 | Transient thermal impedance 4 | | 6 | Characteristics 5 | | 7 | Package outline 8 | | 8 | Revision history9 | | 9 | Data sheet status | | 10 | Definitions 10 | | 11 | Disclaimers 10 | #### © Koninklijke Philips Electronics N.V. 2004. Printed in The Netherlands All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Date of release: 19 February 2004 Document order number: 9397 750 12593