ALL RIGHTS RESERVED. NO PORTION OF THIS PUBLICATION, WHETHER IN WHOLE OR IN PART CAN BE REPRODUCED WITHOUT THE EXPRESS WRITTEN CONSENT OF SPC TECHNOLOGY. | REVISIONS | | | DOC. NO. SPC-F005 * Effective: 7/8/02 * DCP No: 1398 | | | | | | |-----------|-----|----------------------------|------------------------------------------------------|----------|--------|----------|--------|----------| | DCP # | REV | DESCRIPTION | DRAWN | DATE | CHECKD | DATE | APPRVD | DATE | | 1447 | Α | RELEASED | | 10/23/03 | JWM | 11/25/03 | JC | 11/26/03 | | 1885 | В | UPDATED TO ROHS COMPLIANCE | EO | 02/03/06 | НО | 2/6/06 | но | 2/6/06 | SPC-F005.DWG **Description:** The 2N3902 is a silicon NPN transistor in a TO-3 type package designed for use in high voltage inverters, converters, switching regulators and line operated amplifiers. Features: Collector-Emitter Voltage: V<sub>CEX</sub> = 700V ## Absolute Maximum Ratings: - Collector-Emitter Voltage, $V_{CFX} = 700V$ - Collector-Emitter Voltage, $V_{CEO(sus)} = 400V$ - Emitter-Base Voltage, V<sub>EB</sub> = 5V - Collector Current, $I_C$ Continuous = 3.5A - Peak Base Current, $I_B = 2A$ - Total Device Dissipation ( $T_C = +75^{\circ}C$ ), $P_D = 100W$ - Derate above 95°C = 1.33W/°C - Operating Junction Temperature Range, $T_J = -65^{\circ}$ to $+150^{\circ}$ C - Storage Temperature Range, $T_{sta} = -65^{\circ}$ to +200°C - Thermal Resistance, Junction-to-Case, R<sub>thJC</sub> = 0.75°C/W - Maximum Lead Temperature (During Soldering, 1/8" from case, 5sec), $T_1 = +275$ °C Note 1. Pulse test: Pulse Width = 5ms. Duty Cycle ≤ 10%. Note 2. Pulse test: Pulse Width = 300 µs. Duty Cycle < 2%. ## Electrical Characteristics: $(T_C = +25^{\circ}C \text{ unless otherwise specified})$ | Parameter | Symbol | <b>Test Conditions</b> | Min | Max | Unit | | | |--------------------------------------|-----------------------|------------------------------------------------------|-----|------|------|--|--| | OFF Characteristics (Note 2) | | | | | | | | | Collector—Emitter Sustaining Voltage | V <sub>CEO(sus)</sub> | $I_{\mathrm{C}}$ = 100mA, $I_{\mathrm{B}}$ = 0 | 325 | - | V | | | | Collector Cutoff Current | $I_{CEO}$ | $V_{CE} = 400V, V_{BE} = 0$ | _ | 0.25 | mA | | | | Emitter—Base Voltage | I <sub>EBO</sub> | $^{\rm I}$ E = 10mA, $^{\rm I}$ C = 5V | _ | 5 | mA | | | | ON Characteristics (Note 2) | | | | | | | | | DC Current Gain | h <sub>FE</sub> | $V_{CE} = 5V, I_{C} = 1A$ | 30 | 90 | | | | | Collector—Emitter Saturation Voltage | V <sub>CE(sat)</sub> | $I_{\rm C} = 2.5 {\rm A}, \ I_{\rm B} = 0.5 {\rm A}$ | _ | 2.5 | ٧ | | | | Base-Emitter Saturation Voltage | V <sub>BE(sat)</sub> | $I_{\rm C} = 2.5 {\rm A}, \ I_{\rm B} = 0.5 {\rm A}$ | _ | 2 | V | | | | <b>Dynamic Characteristics</b> | • | | • | | | | | | Current Gain-Bandwidth Product | f <sub>T</sub> | $V_{CE}$ = 10V, $I_{C}$ = 200mA, f = 1MHz | 2.8 | _ | MHz | | | RoHS Compliant Pin 1 = Base Pin 2 = Emitter Collector (Case) | Α | 38.75 | 39.96 | |---|-------|-------| | В | 19.28 | 22.23 | | С | 7.96 | 9.28 | | D | 11.18 | 12.19 | | Е | 25.20 | 26.67 | | F | 0.92 | 1.09 | | G | 1.38 | 1.62 | | Н | 29.90 | 30.40 | | - | 16.64 | 17.30 | | J | 3.88 | 4.36 | | K | 10.67 | 11.18 | | | | | DIM | MIN | MAX ALL STATEMENTS AND TECHNICAL INFORMATION CONTAINED HEREIN ARE BASED UPON INFORMATION AND/OR TESTS WE BELIEVE TO BE ACCURATE AND RELIABLE. SINCE CONDITIONS OF USE ARE BEYOND OUR CONTROL, THE USER SHALL DETERMINE THE SUITABILITY OF THE PRODUCT FOR THE INTENDED USE AND ASSUME ALL RISK AND LIABILITY WHATSOEVER IN CONNECTION THEREWITH. ## TOLERANCES: UNLESS OTHERWISE SPECIFIED, DIMENSIONS ARE FOR REFERENCE PURPOSES ONLY. | DRAWN BY: | DATE: | |---------------|----------| | HISHAM ODISH | 10/23/03 | | CHECKED BY: | DATE: | | JEFF MCVICKER | 11/25/03 | | APPROVED BY: | DATE: | | JOHN COLE | 11/26/03 | DRAWING TITLE: Transistor, Bipolar, TO-3, NPN, 3.5 A, 400-700 V, 100 W DWG. NO. ELECTRONIC FILE SIZE REV 2N3902 35C0707.DWG SCALE: NTS U.O.M.: Millimeters SHEET: 1 OF 1